AD9265 Analog Devices, AD9265 Datasheet - Page 37

no-image

AD9265

Manufacturer Part Number
AD9265
Description
16-Bit, 125 MSPS/105 MSPS/80 MSPS, 1.8 V Analog-to-Digital Converter
Manufacturer
Analog Devices
Datasheet

Specifications of AD9265

Resolution (bits)
16bit
# Chan
1
Sample Rate
125MSPS
Interface
LVDS,Par
Analog Input Type
Diff-Uni
Ain Range
(2Vref) p-p,1 V p-p,2 V p-p
Adc Architecture
Pipelined
Pkg Type
CSP

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
AD9265BCPZ-105
Manufacturer:
ADI/亚德诺
Quantity:
20 000
Part Number:
AD9265BCPZ-125
Manufacturer:
ADI
Quantity:
15
Part Number:
AD9265BCPZ-125
Manufacturer:
ADI/亚德诺
Quantity:
20 000
Part Number:
AD9265BCPZ-80
Manufacturer:
ADI/亚德诺
Quantity:
20 000
MEMORY MAP REGISTER TABLE
All address and bit locations that are not included in Table 17 are not currently supported for this device.
Table 17. Memory Map Registers
Addr.
(Hex)
Chip Configuration Registers
0x00
0x01
0x02
Transfer Register
0xFF
ADC Functions Registers
0x08
0x09
0x0D
0x0E
Register
Name
SPI port
configuration
Chip ID
Chip grade
Transfer
Power
modes
Global clock
Test mode
BIST enable
Bit 7 (MSB)
0
Open
Open
1
Open
Open
Open
Bit 6
LSB first
Open
Open
Open
Open
Open
Open
8-bit Chip ID[7:0], AD9265 = 0x64 (default)
Bit 5
Soft reset
Open
External
power-down
pin function
0 = power-
down
1 = standby
Open
Reset PN23
generator
Open
Speed grade ID
01 = 125 MSPS
10 = 105 MSPS
11 = 80 MSPS
Rev. A | Page 37 of 44
Bit 4
1
Open
Open
Open
Reset PN9
generator
Open
Bit 3
1
Open
Open
Open
Open
Open
Open
Bit 2
Soft reset
Open
Open
Open
Open
Reset BIST
sequence
100 = alternating checkerboard
111 = one/zero word toggle
101 = PN 23 sequence
110 = PN 9 sequence
001 = midscale short
Output test mode
000 = off (default)
011 = negative FS
010 = positive FS
Bit 1
LSB
first
Open
Open
Open
Open
01 = full power-
10 = standby
power-down
00 = normal
11 = normal
operation
operation
Internal
down
mode
Transfer
Bit 0 (LSB)
0
Open
Duty
cycle
stabilizer
(default)
BIST
enable
Default
Value
(Hex)
0x18
0x64
0x00
0x80
0x01
0x00
0x04
Default Notes/
Comments
The nibbles are
mirrored so
LSB-first mode
or MSB-first
mode registers
correctly,
regardless of
shift mode
Read only
Speed grade ID
used to
differentiate
devices; read
only
Synchronously
transfers data
from the
master shift
register to the
slave
Determines
various generic
modes of chip
operation
When this
register is set,
the test data is
placed on the
output pins in
place of normal
data
AD9265

Related parts for AD9265