SC28L91A1B,551 NXP Semiconductors, SC28L91A1B,551 Datasheet - Page 31

IC UART SINGLE W/FIFO 44-PQFP

SC28L91A1B,551

Manufacturer Part Number
SC28L91A1B,551
Description
IC UART SINGLE W/FIFO 44-PQFP
Manufacturer
NXP Semiconductors
Series
IMPACTr
Type
Single Channel UARTr
Datasheet

Specifications of SC28L91A1B,551

Number Of Channels
1, UART
Package / Case
44-MQFP, 44-PQFP
Features
False-start Bit Detection
Fifo's
16 Byte
Voltage - Supply
3.3V, 5V
With Auto Flow Control
Yes
With False Start Bit Detection
Yes
With Modem Control
Yes
With Cmos
Yes
Mounting Type
Surface Mount
Data Rate
0.2304 MBd
Supply Voltage (max)
5.5 V
Supply Voltage (min)
3 V
Supply Current
25 mA
Maximum Operating Temperature
+ 85 C
Minimum Operating Temperature
- 40 C
Mounting Style
SMD/SMT
Operating Supply Voltage
3.3 V or 5 V
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Lead Free Status / RoHS Status
Lead free / RoHS Compliant, Lead free / RoHS Compliant
Other names
568-1187
935267419551
SC28L91A1B-S

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
SC28L91A1B,551
Manufacturer:
NXP Semiconductors
Quantity:
10 000
Philips Semiconductors
ISR—Interrupt Status Register
This register provides the status of all potential interrupt sources.
The contents of this register are masked by the Interrupt Mask
Register (IMR). If a bit in the ISR is a ‘1’ and the corresponding bit in
the IMR is also a ‘1’, the INTRN output will be asserted (Low). If the
ISR Interrupt Status Register
ISR[7]—Input Port Change Status
This bit is a ‘1’ when a change–of–state has occurred at the IP0,
IP1, IP2, or IP3 inputs and that event has been selected to cause an
interrupt by the programming of ACR[3:0]. The bit is cleared when
the CPU reads the IPCR.
ISR[6:4]—Not used, Ignore in ISR read.
ISR[3]—Counter Ready.
In the counter mode, this bit is set when the counter reaches
terminal count and is reset when the counter is stopped by a stop
counter command.
In the timer mode, this bit is set once the cycle of the generated
square wave (every other time that the counter/timer reaches zero
count). The bit is reset by a stop counter command. The command,
however, does not stop the counter/timer.
ISR[2]— Change in Break
This bit, when set, indicates that the receiver has detected the
beginning or the end of a received break. It is reset when the CPU
issues a ‘reset break change interrupt’ command.
IMR Interrupt Mask Register
IVR/GP– Interrupt Vector Register (68k mode) or General–purpose register (80XXX mode)
This register stores the Interrupt Vector. It is initialized to 0x0F on
hardware reset and is usually changed from this value during
initialization of the SC28L91 for the 68K Mode. The contents of this
register will be placed on the data bus when IACKN is asserted low
or a read of address 0xC is performed.
2004 Oct 21
Addr
ISR
0x05
Addr
IMR
0x05
IVR/GP
0x0C
3.3 V or 5.0 V Universal Asynchronous
Receiver/Transmitter (UART)
Bit 7
INPUT PORT
CHANGE
0 = not enabled
1 = enabled
INPUT PORT
Bit 7
CHANGE
0 = not active
1 = active
Bit 7
Interrupt Vector Register (68XXX mode) or General–purpose register (80XXX mode)
BIT 6
Reserved
Set to 0
BIT 6
Bits[6:4]
Ignore in ISR reads.
Reserved for future function
BIT 5
Reserved
Set to 0
BIT 5
BIT 4
Reserved
Set to 0
BIT 4
31
BIT 3
Counter
Ready
0 = not enabled
1 = enabled
has no effect on the INTRN output. Note that the IMR does not mask
corresponding bit in the IMR is a zero, the state of the bit in the ISR
the reading of the ISR – the true status will be provided regardless
of the contents of the IMR. The contents of this register are
initialized to 0x00’ when the UART is reset.
ISR[1]—Rx Interrupt
This bit indicates that the receiver is interrupting according to the fill
level programmed by the MR0 and MR1 registers. This bit has a
different meaning than the receiver ready/full bit in the status
register.
ISR[0]—Tx Interrupt
This bit indicates that the transmitter is interrupting according to the
interrupt level programmed in the MR0[5:4] bits. This bit has a
different meaning than the TxRDY bit in the status register.
IMR—Interrupt Mask Register
The programming of this register selects which bits in the ISR
causes an interrupt output. If a bit in the ISR is a ‘1’ and the
corresponding bit in the IMR is also a ‘1’ the INTRN output will be
asserted. If the corresponding bit in the IMR is a zero, the state of
the bit in the ISR has no effect on the INTRN output. Note that the
IMR does not mask the programmable interrupt outputs OP3–OP7
or the reading of the ISR.
When not operating in the 68XXX mode, this register may be used
as a general-purpose one-byte storage register. A convenient use
may the storing a “shadow” of the contents of another SC28L91
register (IMR, for example).
BIT 3
Counter
Ready
0 = not active
1 = active
BIT 3
BIT 2
Delta
Break
0 = not enabled
1 = enabled
BIT 2
Delta
Break
0 = not active
1 = active
BIT 2
BIT 1
RxRDY/
FFULL
0 = not enabled
1 = enabled
BIT 1
RxRDY/
FFULL
0 = not active
1 = active
BIT 1
SC28L91
Product data sheet
BIT 0
TxRDY
0 = not enabled
1 = enabled
BIT 0
TxRDY
0 = not active
1 = active
BIT 0

Related parts for SC28L91A1B,551