LPC1342FHN33,518 NXP Semiconductors, LPC1342FHN33,518 Datasheet - Page 12

no-image

LPC1342FHN33,518

Manufacturer Part Number
LPC1342FHN33,518
Description
IC MCU 32BIT 16KB FLASH 32HVQFN
Manufacturer
NXP Semiconductors
Series
LPC13xxr
Datasheet

Specifications of LPC1342FHN33,518

Core Processor
ARM® Cortex-M3™
Core Size
32-Bit
Speed
72MHz
Connectivity
I²C, Microwire, SPI, SSI, SSP, UART/USART, USB
Peripherals
Brown-out Detect/Reset, POR, WDT
Number Of I /o
28
Program Memory Size
16KB (16K x 8)
Program Memory Type
FLASH
Eeprom Size
-
Ram Size
4K x 8
Voltage - Supply (vcc/vdd)
2 V ~ 3.6 V
Data Converters
A/D 8x10b
Oscillator Type
Internal
Operating Temperature
-40°C ~ 85°C
Package / Case
32-VQFN Exposed Pad
Lead Free Status / Rohs Status
Lead free / RoHS Compliant
NXP Semiconductors
Table 3.
[1]
[2]
[3]
[4]
[5]
[6]
[7]
Table 4.
LPC1311_13_42_43
Product data sheet
Symbol
V
XTALIN
XTALOUT
V
Symbol
RESET/PIO0_0
PIO0_1/CLKOUT/
CT32B0_MAT2/
USB_FTOGGLE
PIO0_2/SSEL/
CT16B0_CAP0
PIO0_3/
USB_VBUS
PIO0_4/SCL
DD
SS
Pin state at reset for default function: I = Input; O = Output; PU = internal pull-up enabled; IA = inactive, no pull-up/down enabled;
F = floating; floating pins, if not used, should be tied to ground or power to minimize power consumption.
See
the chip and wake up from Deep power-down mode.
5 V tolerant pad providing digital I/O functions with configurable pull-up/pull-down resistors and configurable hysteresis (see
I
5 V tolerant pad providing digital I/O functions with configurable pull-up/pull-down resistors, configurable hysteresis, and analog input.
When configured as a ADC input, digital section of the pad is disabled and the pin is not 5 V tolerant (see
Pad provides USB functions. It is designed in accordance with the USB specification, revision 2.0 (Full-speed and Low-speed mode
only).
When the system oscillator is not used, connect XTALIN and XTALOUT as follows: XTALIN can be left floating or can be grounded
(grounding is preferred to reduce susceptibility to noise). XTALOUT should be left floating.
2
C-bus pads compliant with the I
Figure 31
LPC1313/43 LQFP48 pin description table
LPC1311/13/42/43 HVQFN33 pin description table
for pad characteristics. RESET functionality is not available in Deep power-down mode. Use the WAKEUP pin to reset
Pin
2
3
8
9
10
Pin
8;
44
6
7
5;
41
[2]
[3]
[3]
[3]
[7]
[7]
[4]
Start
logic
input
yes
yes
yes
yes
yes
Start
logic
input
-
-
-
-
2
C-bus specification for I
Type Reset
I
I/O
I/O
O
O
O
I/O
I/O
I
I/O
I
I/O
I/O
Type Reset
I
I
O
I
All information provided in this document is subject to legal disclaimers.
state
[1]
I; PU
-
I; PU
-
-
-
I; PU
-
-
I; PU
-
I; IA
-
state
[1]
-
-
-
-
Description
RESET — External reset input: A LOW on this pin resets the device,
causing I/O ports and peripherals to take on their default states, and
processor execution to begin at address 0.
PIO0_0 — General purpose digital input/output pin.
PIO0_1 — General purpose digital input/output pin. A LOW level on this
pin during reset starts the ISP command handler or the USB device
enumeration (USB on LPC1342/43 only, see description of PIO0_3).
CLKOUT — Clock out pin.
CT32B0_MAT2 — Match output 2 for 32-bit timer 0.
USB_FTOGGLE — USB 1 ms Start-of-Frame signal (LPC1342/43 only).
PIO0_2 — General purpose digital input/output pin.
SSEL — Slave select for SSP.
CT16B0_CAP0 — Capture input 0 for 16-bit timer 0.
PIO0_3 — General purpose digital input/output pin. LPC1342/43 only: A
LOW level on this pin during reset starts the ISP command handler, a
HIGH level starts the USB device enumeration.
USB_VBUS — Monitors the presence of USB bus power (LPC1342/43
only).
PIO0_4 — General purpose digital input/output pin (open-drain).
SCL — I
I
Rev. 3 — 10 August 2010
2
C Fast-mode Plus is selected in the I/O configuration register.
Description
3.3 V supply voltage to the internal regulator, the external rail, and the
ADC. Also used as the ADC reference voltage.
Input to the oscillator circuit and internal clock generator circuits. Input
voltage must not exceed 1.8 V.
Output from the oscillator amplifier.
Ground.
2
C standard mode and I
…continued
2
C-bus clock input/output (open-drain). High-current sink only if
2
C Fast-mode Plus.
32-bit ARM Cortex-M3 microcontroller
LPC1311/13/42/43
Figure
© NXP B.V. 2010. All rights reserved.
30).
Figure
12 of 62
30).

Related parts for LPC1342FHN33,518