XCV600E-6BGG432C Xilinx Inc, XCV600E-6BGG432C Datasheet - Page 82

no-image

XCV600E-6BGG432C

Manufacturer Part Number
XCV600E-6BGG432C
Description
FPGA Virtex-E Family 186.624K Gates 15552 Cells 357MHz 0.18um (CMOS) Technology 1.8V 432-Pin BGA
Manufacturer
Xilinx Inc
Datasheet

Specifications of XCV600E-6BGG432C

Package
432BGA
Family Name
Virtex-E
Device Logic Gates
186624
Device Logic Units
15552
Device System Gates
985882
Maximum Internal Frequency
357 MHz
Typical Operating Supply Voltage
1.8 V
Maximum Number Of User I/os
316
Ram Bits
294912
Re-programmability Support
Yes

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
XCV600E-6BGG432C
Manufacturer:
XILINX
0
Virtex™-E 1.8 V Field Programmable Gate Arrays
DLL Timing Parameters
All devices are 100 percent functionally tested. Because of the difficulty in directly measuring many internal timing
parameters, those parameters are derived from benchmark timing patterns. The following guidelines reflect worst-case
values across the recommended operating conditions.
Module 3 of 4
22
Input Clock Frequency (CLKDLLHF)
Input Clock Low/High Pulse Width
Input Clock Frequency (CLKDLL)
Description
Output Jitter: the difference between an ideal
reference clock edge and the actual design.
Period Tolerance: the allowed input clock period change in nanoseconds.
Actual Period
Ideal Period
T CLKIN
FCLKINHF
FCLKINLF
Symbol
Figure 4: DLL Timing Waveforms
T
DLLPW
www.xilinx.com
1-800-255-7778
≥ 50 MHz
≥2 5 MHz
≥100 MHz
≥ 150
≥ 200
≥ 250
≥ 300
F
MHz
MHz
MHz
MHz
CLKIN
Phase Offset and Maximum Phase Difference
Min
5.0
3.0
2.4
2.0
1.8
1.5
1.3
60
25
+/- Jitter
+ Maximum
+ Phase Offset
Phase Difference
-8
Max
350
160
T CLKIN + T IPTOL
Speed Grade
ds022_24_091200
Min
_
5.0
3.0
2.4
2.0
1.8
1.5
1.3
60
25
-7
Production Product Specification
DS022-3 (v2.9.2) March 14, 2003
Max
320
160
Min
5.0
3.0
2.4
2.0
1.8
1.5
NA
60
25
-6
Max
275
135
Units
MHz
MHz
ns
ns
ns
ns
ns
ns
ns
R

Related parts for XCV600E-6BGG432C