M95320-WMN6 STMicroelectronics, M95320-WMN6 Datasheet - Page 10

EEPROM 5.5V 32K (4Kx8)

M95320-WMN6

Manufacturer Part Number
M95320-WMN6
Description
EEPROM 5.5V 32K (4Kx8)
Manufacturer
STMicroelectronics
Datasheet

Specifications of M95320-WMN6

Memory Size
32 Kbit
Organization
4 K x 8
Interface Type
SPI
Maximum Clock Frequency
5 MHz
Access Time
60 ns
Supply Voltage (max)
5.5 V
Supply Voltage (min)
2.5 V
Maximum Operating Current
4 mA
Maximum Operating Temperature
+ 85 C
Mounting Style
SMD/SMT
Package / Case
SO-8
Minimum Operating Temperature
- 40 C
Operating Supply Voltage
2.5 V, 5.5 V
Operating Temperature
- 40 C to + 85 C
Lead Free Status / Rohs Status
No

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
M95320-WMN6
Manufacturer:
ST
Quantity:
28 554
Part Number:
M95320-WMN6
Manufacturer:
ST
0
Part Number:
M95320-WMN6
Manufacturer:
ST
Quantity:
20 000
Part Number:
M95320-WMN6P
Manufacturer:
ST
Quantity:
20 000
Part Number:
M95320-WMN6Q
Manufacturer:
ST
0
Part Number:
M95320-WMN6T
Manufacturer:
NIHON
Quantity:
990
Part Number:
M95320-WMN6T
Manufacturer:
ST
Quantity:
3 054
Part Number:
M95320-WMN6T
Manufacturer:
ST
0
Part Number:
M95320-WMN6T
Manufacturer:
ST
Quantity:
20 000
Part Number:
M95320-WMN6TP
Manufacturer:
ST
Quantity:
2 423
Part Number:
M95320-WMN6TP
Manufacturer:
STM
Quantity:
202
Part Number:
M95320-WMN6TP
Manufacturer:
ST
Quantity:
20 000
Part Number:
M95320-WMN6TP
0
Company:
Part Number:
M95320-WMN6TP
Quantity:
50 000
Company:
Part Number:
M95320-WMN6TP
Quantity:
528
Connecting to the SPI bus
3
10/44
Connecting to the SPI bus
These devices are fully compatible with the SPI protocol.
All instructions, addresses and input data bytes are shifted in to the device, most significant
bit first. The Serial Data input (D) is sampled on the first rising edge of the Serial Clock (C)
after Chip Select (S) goes low.
All output data bytes are shifted out of the device, most significant bit first. The Serial Data
output (Q) is latched on the first falling edge of the Serial Clock (C) after the instruction (such
as the Read from Memory Array and Read Status Register instructions) have been clocked
into the device.
Figure 3
selected at a time, so only one device drives the Serial Data output (Q) line at a time, all the
others being high impedance.
Figure 3.
1. The Write Protect (W) and Hold (HOLD) signals should be driven, high or low as appropriate.
The pull-up resistor R (represented in
bus master leaves the S line in the high impedance state.
In applications where the bus master might enter a state where all inputs/outputs SPI bus
would be in high impedance at the same time (for example, if the bus master is reset during
the transmission of an instruction), the clock line (C) must be connected to an external pull-
down resistor so that, if all inputs/outputs become high impedance, the C line is pulled low
(while the S line is pulled high): this will ensure that S and C do not become high at the
same time, and so, that the t
CS3
SPI interface with
(CPOL, CPHA) =
SPI bus master
(0, 0) or (1, 1)
CS2
shows three devices, connected to an MCU, on a SPI bus. Only one device is
Bus master and memory devices on the SPI bus
CS1
SDO
SDI
SCK
R
R
SHCH
C Q D
S
Doc ID 5711 Rev 12
SPI memory
device
requirement is met. The typical value of R is 100 k.
W
Figure
V
CC
HOLD
V
3) ensures that a device is not selected if the
SS
R
C Q D
S
SPI memory
device
W
M95320, M95320-W, M95320-R
V
HOLD
CC
V
SS
R
C Q D
S
SPI memory
device
W
V
CC
HOLD
AI12836b
V
SS
V
V
CC
SS

Related parts for M95320-WMN6