AM29LV001BB-90EC Spansion Inc., AM29LV001BB-90EC Datasheet - Page 14

no-image

AM29LV001BB-90EC

Manufacturer Part Number
AM29LV001BB-90EC
Description
Manufacturer
Spansion Inc.
Datasheet

Specifications of AM29LV001BB-90EC

Cell Type
NOR
Density
1Mb
Access Time (max)
90ns
Interface Type
Parallel
Boot Type
Bottom
Address Bus
17b
Operating Supply Voltage (typ)
3/3.3V
Operating Temp Range
0C to 70C
Package Type
TSOP
Program/erase Volt (typ)
2.7 to 3.6V
Sync/async
Asynchronous
Operating Temperature Classification
Commercial
Operating Supply Voltage (min)
2.7V
Operating Supply Voltage (max)
3.6V
Word Size
8b
Number Of Words
128K
Supply Current
12mA
Mounting
Surface Mount
Pin Count
32
Lead Free Status / Rohs Status
Not Compliant
Hardware Data Protection
The command sequence requirement of unlock cycles
for programming or erasing provides data protection
against inadvertent writes (refer to
12
Notes:
1. All protected sectors unprotected.
2. All previously protected sectors are protected once
Figure 2. Temporary Sector Unprotect Operation
again.
Unprotect Completed
Program Operations
Temporary Sector
Perform Erase or
RESET# = VID
RESET# = V
(Note 1)
(Note 2)
START
Table 5 on page 17
IH
D A T A S H E E T
Am29LV001B
for command definitions). In addition, the following
hardware data protection measures prevent accidental
erasure or programming, which might otherwise be
caused by spurious system level signals during VCC
power-up and power-down transitions, or from system
noise.
Low V
When VCC is less than VLKO, the device does not
accept any write cycles. This protects data during VCC
power-up and power-down. The command register and
all internal program/erase circuits are disabled, and the
device resets. Subsequent writes are ignored until
VCC is greater than VLKO. The system must provide
the proper signals to the control pins to prevent unin-
tentional writes when VCC is greater than VLKO.
Write Pulse “Glitch” Protection
Noise pulses of less than 5 ns (typical) on OE#, CE# or
WE# do not initiate a write cycle.
Logical Inhibit
Write cycles are inhibited by holding any one of OE# =
VIL, CE# = VIH or WE# = VIH. To initiate a write cycle,
CE# and WE# must be a logical zero while OE# is a
logical one.
Power-Up Write Inhibit
If WE# = CE# = VIL and OE# = VIH during power up,
the device does not accept commands on the rising
edge of WE#. The internal state machine is automati-
cally reset to reading array data on power-up.
CC
Write Inhibit
21557F4 May 5, 2006

Related parts for AM29LV001BB-90EC