CY7C1363A-117AJC Cypress Semiconductor Corp, CY7C1363A-117AJC Datasheet - Page 18

CY7C1363A-117AJC

Manufacturer Part Number
CY7C1363A-117AJC
Description
Manufacturer
Cypress Semiconductor Corp
Datasheet

Specifications of CY7C1363A-117AJC

Density
9Mb
Access Time (max)
7ns
Sync/async
Synchronous
Architecture
SDR
Clock Freq (max)
117MHz
Operating Supply Voltage (typ)
3.3V
Address Bus
19b
Package Type
TQFP
Operating Temp Range
0C to 70C
Number Of Ports
1
Supply Current
320mA
Operating Supply Voltage (min)
3.135V
Operating Supply Voltage (max)
3.6V
Operating Temperature Classification
Commercial
Mounting
Surface Mount
Pin Count
100
Word Size
18b
Number Of Words
512K
Lead Free Status / Rohs Status
Not Compliant
Document #: 38-05302 Rev. *B
possible to capture all other signals and simply ignore the
value of the CLK captured in the boundary scan register.
Once the data is captured, it is possible to shift out the data by
putting the TAP into the Shift-DR state. This places the
boundary scan register between the TDI and TDO balls.
Note that since the PRELOAD part of the command is not
implemented, putting the TAP to the Update-DR state while
performing a SAMPLE/PRELOAD instruction will have the
same effect as the Pause-DR command.
TAP Timing
TAP AC Switching Characteristics
Clock
Output Times
Setup Times
Hold Times
Notes:
10. Test conditions are specified using the load in TAP AC test Conditions. T.
Parameter
9.
t
t
t
t
t
t
CS and
t
t
TDOV
TDOX
TMSS
TMSH
TCYC
TDIS
TDIH
t
t
t
t
t
TH
CS
CH
TF
TL
t
CH refer to the setup and hold time requirements of latching data from the boundary scan register.
TCK Clock Cycle Time
TCK Clock Frequency
TCK Clock HIGH time
TCK Clock LOW time
TCK Clock LOW to TDO Valid
TCK Clock LOW to TDO Invalid
TMS Set-Up to TCK Clock Rise
TDI Set-Up to TCK Clock Rise
Capture Set-Up to TCK Rise
TMS hold after TCK Clock Rise
TDI Hold after Clock Rise
Capture Hold after Clock Rise
Test Mode Select
Test Data-Out
Test Data-In
Test Clock
(TDO)
(TMS)
(TCK)
(TDI)
1
Description
Over the operating Range
t TMSS
t TDIS
2
t TMSH
t TDIH
t TH
DON’T CARE
R
/t
t
TL
F
= 1ns
3
BYPASS
When the BYPASS instruction is loaded in the instruction
register and the TAP is placed in a Shift-DR state, the bypass
register is placed between the TDI and TDO balls. The
advantage of the BYPASS instruction is that it shortens the
boundary scan path when multiple devices are connected
together on a board.
Reserved
These instructions are not implemented but are reserved for
future use. Do not use these instructions.
t CYC
[9, 10]
UNDEFINED
4
t TDOX
t TDOV
5
Min.
50
25
25
0
5
5
5
5
5
5
6
Max.
20
5
CY7C1361B
CY7C1363B
Page 18 of 34
MHz
Unit
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
[+] Feedback

Related parts for CY7C1363A-117AJC