CY7C1360B-200AC Cypress Semiconductor Corp, CY7C1360B-200AC Datasheet - Page 26

CY7C1360B-200AC

Manufacturer Part Number
CY7C1360B-200AC
Description
Manufacturer
Cypress Semiconductor Corp
Datasheet

Specifications of CY7C1360B-200AC

Density
9Mb
Access Time (max)
3ns
Sync/async
Synchronous
Architecture
SDR
Clock Freq (max)
200MHz
Operating Supply Voltage (typ)
3.3V
Address Bus
18b
Package Type
TQFP
Operating Temp Range
0C to 70C
Number Of Ports
1
Supply Current
220mA
Operating Supply Voltage (min)
3.135V
Operating Supply Voltage (max)
3.465V
Operating Temperature Classification
Commercial
Mounting
Surface Mount
Pin Count
100
Word Size
36b
Number Of Words
256K
Lead Free Status / Rohs Status
Not Compliant
Document #: 38-05291 Rev. *C
Switching Waveforms
Read Cycle Timing
Note:
22. On this diagram, when CE is LOW: CE
Data Out (Q)
GW, BWE,
ADDRESS
ADSP
ADSC
BWx
ADV
CLK
OE
CE
t
ADS
t AS
t CES
[22]
A1
t
ADH
t AH
t CEH
t
CH
High-Z
t CYC
t WES
t
CL
Single READ
t CLZ
t WEH
t CO
1
is LOW, CE
t ADS
A2
Q(A1)
t ADH
t OEHZ
2
t ADVS
is HIGH and CE
t ADVH
t OELZ
t OEV
Q(A2)
DON’T CARE
t DOH
3
t CO
is LOW. When CE is HIGH: CE
Q(A2 + 1)
ADV
suspends
burst.
UNDEFINED
Q(A2 + 2)
BURST READ
1
is HIGH or CE
Q(A2 + 3)
2
is LOW or CE
A3
Q(A2)
Burst continued with
new base address
Burst wraps around
to its initial state
CY7C1360B
CY7C1362B
3
Q(A2 + 1)
is HIGH.
t CHZ
Deselect
cycle
Page 26 of 34

Related parts for CY7C1360B-200AC