CLC012AJE-TR13/NOPB National Semiconductor, CLC012AJE-TR13/NOPB Datasheet - Page 9

no-image

CLC012AJE-TR13/NOPB

Manufacturer Part Number
CLC012AJE-TR13/NOPB
Description
IC CABLE EQUALIZER ADAPT 14-SOIC
Manufacturer
National Semiconductor
Datasheet

Specifications of CLC012AJE-TR13/NOPB

Applications
Medical
Voltage - Supply
4.5 V ~ 5.5 V
Package / Case
14-SOIC (3.9mm Width), 14-SOL
Mounting Type
Surface Mount
For Use With
SD012EVK - BOARD EVALUATION CLC012DRIVECABLE02EVK - BOARD EVAL SERDES, CLC001, 012
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Interface
-
Other names
*CLC012AJE-TR13
*CLC012AJE-TR13/NOPB
CLC012AJE-TR13

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
CLC012AJE-TR13/NOPB
Manufacturer:
ON
Quantity:
12 000
Operation
DEVICE TESTING
Performance or compliancy testing of the CLC012 with
Cable Clones is not allowed. Use of these devices is con-
trary to the product’s specifications and test procedures.
Testing for product specifications or performance using cable
clones is invalid since cable clones have a different fre-
quency response than the actual cable. Testing with full
length cable samples is recommended.
Input Interfacing
The CLC012 accepts either differential or single-ended input
voltage specified in Static Performance. The following sec-
tions show several suggestions for interfaces for the inputs
and outputs of the CLC012.
SINGLE-ENDED INPUT INTERFACE: 75Ω Coaxial Cable
The input is connected single-ended to either DI or DI as
shown in Figure 3. Balancing unused inputs helps to lessen
the effects of noise. Use the equivalent termination of 37.4Ω
to balance the input impedance seen by each pin. It also
helps to terminate grounds at a common point. Resistors R
and R
equalizer inputs are self-biasing. Signals should be AC
coupled to the inputs as shown in Figure 3.
DIFFERENTIAL INPUT INTERFACE: Twisted Pair
A recommended differential input interface is shown in Fig-
ure 4. Proper voltage levels must be furnished to the input
pins and the proper cable terminating impedance must be
provided. For Category 5 UTP this is approximately 100Ω.
Figure 4 shows a generalized network which may be used to
receive data over a twisted pair. Resistors R
the proper terminating impedance and signal level adjust-
ment. The blocking capacitors provide AC coupling of the
attenuated signal levels. The plots in the Typical Perfor-
mance Characteristics section demonstrate various equal-
ized data rates using Category 5 UTP at 100 meter lengths.
A full schematic of a recommended driver and receiver cir-
cuit for 100Ω Category 5 UTP is provided in the Typical
Applications section with further explanation.
FIGURE 3. Single-Ended 75Ω Cable Input Interface
y
are recommended for optimum performance. The
(Continued)
1
and R
10014522
2
provide
x
9
Output Interfacing
The outputs DO and DO produce ECL logic levels when the
recommended output termination networks are used. The
DO and DO pins are not complementary emitter coupled
logic outputs. Instead, the outputs are taken off of the col-
lectors of the transistors. Therefore, care must be taken to
meet the interface threshold levels required by ECL families.
Recommended interfaces for standard ECL families are
shown in the following circuits.
DIFFERENTIAL LOAD-TERMINATED OUTPUT
INTERFACE
Figure 5 shows a recommended circuit for implementing a
differential output that is terminated at the load. A diode or
75Ω resistor provides a voltage drop from the positive supply
(+5V for PECL or Ground for ECL operation) to establish
proper ECL levels. The resistors terminate the cable to the
characteristic impedance. The output voltage swing is deter-
mined by the CLC012 output current (10 mA) times the
termination resistor. For the circuit in Figure 5, the nominal
output voltage swing is 750 mV.
FIGURE 5. Differential Load Terminated
FIGURE 4. Twisted Pair Input Interface
Output Interface
www.national.com
10014524
10014525

Related parts for CLC012AJE-TR13/NOPB