ISP1562BEUM ST-Ericsson Inc, ISP1562BEUM Datasheet - Page 71

no-image

ISP1562BEUM

Manufacturer Part Number
ISP1562BEUM
Description
IC USB HOST CTRL HI-SPD 100LQFP
Manufacturer
ST-Ericsson Inc
Datasheet

Specifications of ISP1562BEUM

Applications
USB Host/Function Processor
Interface
EHCI Interface
Voltage - Supply
3 V ~ 3.6 V
Package / Case
100-LQFP
Mounting Type
Surface Mount
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Other names
ISP1562BE-T
ISP1562BE-T

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ISP1562BEUM
Manufacturer:
IDT
Quantity:
388
Part Number:
ISP1562BEUM
Manufacturer:
ST-Ericsson Inc
Quantity:
10 000
NXP Semiconductors
Table 107. CONFIGFLAG - Configure Flag register bit description
Address: Content of the base address register + 60h
Table 108. PORTSC 1, 2 - Port Status and Control 1, 2 register bit allocation
Address: Content of the base address register + 64h + (4
[1]
ISP1562_2
Product data sheet
Bit
31 to 1
0
Bit
Symbol
Reset
Access
Bit
Symbol
Reset
Access
Bit
Symbol
Reset
Access
Bit
Symbol
Reset
Access
The reserved bits should always be written with the reset value.
Symbol
reserved
CF
11.3.8 PORTSC registers 1, 2
reserved
SUSP
R/W
R/W
R/W
R/W
31
23
15
0
0
0
7
0
Description
-
Configure Flag: The host software sets this bit as the last action in its process of configuring the Host
Controller. This bit controls the default port-routing control logic.
0 — Port routing control logic default-routes each port to an implementation-dependent classic Host
Controller.
1 — Port routing control logic default-routes all ports to this Host Controller.
reserved
The Port Status and Control (PORTSC) register is in the auxiliary power well. It is only
reset by hardware when the auxiliary power is initially applied or in response to a Host
Controller reset. The initial conditions of a port are:
If the port has power control, software cannot change the state of the port until it sets port
power bits. Software must not attempt to change the state of the port until power is stable
on the port; maximum delay is 20 ms from the transition. For bit allocation, see
WKOC_E
No device connected
Port disabled
[1]
FPR
R/W
R/W
R/W
R/W
30
22
14
0
0
0
6
0
CNNT_E
WKDS
OCC
R/W
R/W
R/W
PO
29
21
13
R
0
0
1
5
0
Rev. 02 — 1 March 2007
WKCNNT_
Port Number
OCA
R/W
R/W
R/W
PP
28
20
12
R
E
0
0
0
4
0
reserved
[1]
PEDC
R/W
R/W
R/W
R/W
27
19
11
1) where Port Number is 1, 2
0
0
0
3
0
LS[1:0]
PED
R/W
R/W
R/W
R/W
26
18
10
0
0
0
2
0
HS USB PCI Host Controller
PTC[3:0]
reserved
ECSC
R/W
R/W
R/W
R/W
25
17
0
0
9
0
1
0
© NXP B.V. 2007. All rights reserved.
ISP1562
[1]
Table
ECCS
R/W
R/W
PR
24
16
R
R
0
0
8
0
0
0
70 of 93
108.

Related parts for ISP1562BEUM