LFE2M50SE-7FN900C Lattice, LFE2M50SE-7FN900C Datasheet - Page 15

no-image

LFE2M50SE-7FN900C

Manufacturer Part Number
LFE2M50SE-7FN900C
Description
FPGA - Field Programmable Gate Array 48K LUTs 410 S Ser Memory DSP 1.2V 7SPD
Manufacturer
Lattice
Datasheet

Specifications of LFE2M50SE-7FN900C

Number Of Macrocells
48000
Number Of Programmable I/os
410
Data Ram Size
4246528
Supply Voltage (max)
1.26 V
Maximum Operating Temperature
+ 85 C
Minimum Operating Temperature
0 C
Package / Case
FPBGA-900
Mounting Style
SMD/SMT
Supply Voltage (min)
1.14 V
Number Of Logic Elements/cells
*
Number Of Labs/clbs
*
Total Ram Bits
*
Number Of I /o
*
Number Of Gates
*
Voltage - Supply
*
Mounting Type
*
Operating Temperature
*
Lead Free Status / Rohs Status
 Details

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
LFE2M50SE-7FN900C
Manufacturer:
Lattice Semiconductor Corporation
Quantity:
10 000
Lattice Semiconductor
Figure 2-10. Primary Clock Sources for ECP2-50
DLL Input
PLL Input
PLL Input
Clock
Clock
Input
Input
Note: This diagram shows sources for the ECP2-50 device. Smaller LatticeECP2 devices have fewer SPLLs. All LatticeECP2M device
have six SPLLs.
GPLL
SPLL
DLL
CLK
DIV
From Routing
to Eight Quadrant Clock Selection
Clock Input
Primary Clock Sources
Clock Input
Clock Input
2-12
From Routing
Clock Input
LatticeECP2/M Family Data Sheet
GPLL
SPLL
CLK
DLL
DIV
Architecture
PLL Input
Clock
Input
Clock
Input
DLL Input
PLL Input

Related parts for LFE2M50SE-7FN900C