LH79520N0Q000B1 NXP Semiconductors, LH79520N0Q000B1 Datasheet - Page 37

no-image

LH79520N0Q000B1

Manufacturer Part Number
LH79520N0Q000B1
Description
Microcontrollers (MCU) LCD EXT BUS 3 UART MMU LQFP176
Manufacturer
NXP Semiconductors
Datasheet

Specifications of LH79520N0Q000B1

Data Bus Width
32 bit
Data Ram Size
32 KB
Interface Type
IrDA, SPI, SSI, UART
Maximum Clock Frequency
77.4144 MHz
Number Of Programmable I/os
64
Number Of Timers
4
Maximum Operating Temperature
+ 85 C
Mounting Style
SMD/SMT
Package / Case
LQFP
Minimum Operating Temperature
- 40 C
Lead Free Status / Rohs Status
 Details
Other names
LH79520N0Q000B1;55

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
LH79520N0Q000B1,55
Manufacturer:
NXP Semiconductors
Quantity:
10 000
System-on-Chip
SDRAM Memory Controller Waveforms
SDRAM Burst Read (page already open). Figure 17
shows the waveform and timing for SDRAM to Activate
a Bank and Write.
Preliminary data sheet
NOTES:
1. SDRAMcmd is the combination of nRAS, nCAS, nSDWE, and nSDCS(X).
2. tOVXXX represents tOVRA, tOVCA, tOVSDW, or tOVSC.
3. tOHXXX represents tOHRA, tOHCA, tOHSDW, or tOHSC.
4. nDQM is LOW.
5. SDCKE is HIGH.
SDRAMcmd
NOTES:
1. SDRAMcmd is the combination of nRAS, nCAS, nSDWE, and nSDCS(X).
2. tOVXXX represents tOVRA, tOVCA, tOVSDW, or tOVSC. Refer to the AC timing table.
3. tOHXXX represents tOHRA, tOHCA, tOHSDW, or tOHSC.
4. nDQM is LOW.
Figure 16 shows the waveform and timing for an
SDRAMcmd
A[15:0]
D[31:0]
SCLK
SDCKE
D[31:0]
A[15:0]
SCLK
t SDCLK
tSDCLK
Figure 17. SDRAM Bank Activate and Write
t OVXXX
tOVA
READ
Figure 16. SDRAM Burst Read
COLUMN
BANK,
t OHXXX
t OV
tOVC0
Rev. 01 — 16 July 2007
NXP Semiconductors
tOVA
tOVXXX
ACTIVE
tISD tIHD
tOVA
BANK,
tOHXXX
ROW
DATA n
DATA n + 1
DATA n + 2
DATA n + 3
tOVD
WRITE
COLUMN
DATA
BANK,
tOHD
LH79520
LH79520-35
79520-36
37

Related parts for LH79520N0Q000B1