DS26519GN+ Maxim Integrated Products, DS26519GN+ Datasheet - Page 156

IC TXRX T1/E1/J1 16PRT 484-HSBGA

DS26519GN+

Manufacturer Part Number
DS26519GN+
Description
IC TXRX T1/E1/J1 16PRT 484-HSBGA
Manufacturer
Maxim Integrated Products
Type
Transceiverr
Datasheet

Specifications of DS26519GN+

Number Of Drivers/receivers
16/16
Protocol
Ethernet
Voltage - Supply
3.135 V ~ 3.465 V
Mounting Type
Surface Mount
Package / Case
484-BGA Exposed Pad, 484-eBGA, 484-HBGA
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
10.4
10.4.1 Receive Register Descriptions
See
Register Name:
Register Description:
Register Address:
Bit #
Name
Default
Bit 7: Receive CRC-16 Display (RCRCD)
Bit 6: Receive HDLC Reset (RHR). Will reset the receive HDLC controller and flush the receive FIFO. Note that
this bit is a acknowledged reset. The host should set this bit and the DS26519 will clear it once the reset operation
is complete. The DS26519 will complete the HDLC reset within 2 frames.
Bit 5: Receive HDLC Mapping Select (RHMS)
Bits 4 to 0: Receive HDLC Channel Select 4 to 0 (RHCS[4:0]). These bits determine which DS0 is mapped to
the HDLC controller when enabled with RHMS = 0. RHCS[4:0] = all 0s selects channel 1, RHCS[4:0] = all 1s
selects channel 32 (E1). A change to the receive HDLC channel select is acknowledged only after a receive HDLC
reset (RHR).
Table 10-4
Framer Register Descriptions
0 = Do not write received CRC-16 code to FIFO (default).
1 = Write received CRC-16 code to FIFO after last octet of packet.
0 = Normal operation.
1 = Reset receive HDLC controller and flush the receive FIFO.
0 = Receive HDLC assigned to channels.
1 = Receive HDLC assigned to FDL (T1 mode), Sa bits (E1 mode).
RCRCD
7
0
for the complete framer register list.
RHC
Receive HDLC Control Register
010h + (200h x (n - 1)) + (2000h x [(n - 1) / 8]): where n = 1 to 16
RHR
6
0
RHMS
5
0
RHCS4
156 of 310
4
0
RHCS3
3
0
DS26519 16-Port T1/E1/J1 Transceiver
RHCS2
2
0
RHCS1
1
0
RHCS0
0
0

Related parts for DS26519GN+