71M6543F-IGT/F Maxim Integrated Products, 71M6543F-IGT/F Datasheet - Page 98

no-image

71M6543F-IGT/F

Manufacturer Part Number
71M6543F-IGT/F
Description
PMIC Solutions Precision Energy Meter IC
Manufacturer
Maxim Integrated Products
Type
Metering SoCr
Datasheet

Specifications of 71M6543F-IGT/F

Core
8051
Core Architecture
8051
Data Bus Width
8 bit
Data Ram Size
5 KB
Device Million Instructions Per Second
5 MIPS
Interface Type
I2C, ICE, SPI, UART
Maximum Clock Frequency
5 MHz
Maximum Operating Temperature
+ 85 C
Minimum Operating Temperature
- 40 C
Mounting Style
SMD/SMT
Number Of Programmable I/os
51
Number Of Timers
2
On-chip Adc
22 bit
Operating Supply Voltage
3 V to 3.6 V
Package / Case
LQFP-100
Processor Series
8051
Program Memory Size
64 KB
Program Memory Type
Flash
Lead Free Status / Rohs Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
71M6543F-IGT/F
Manufacturer:
MAXIM
Quantity:
7
71M6543F/H and 71M6543G/GH Data Sheet
5
5.1
In
Unimplemented bits have no memory storage, writing them has no effect, and reading them always returns zero. Reserved bits are identified with
an ‘R’, and must always be written with a zero. Writing values other than zero to reserved bits may have undesirable side effects and must be
avoided. Non-volatile bits are shaded in dark gray. Non-volatile bits are backed-up during power failures if the system includes a battery connected
to the VBAT pin.
The I/O RAM locations listed in
I/O RAM locations are usually modified only at boot-up. The addresses shown in
from
0x2106[7:5].
98
Table 69
RTMUX
FOVRD
MUX5
MUX4
MUX3
MUX2
MUX1
MUX0
TEMP
Name
RCE0
LCD0
LCD1
Table 70
CE6
CE5
CE4
CE3
CE2
CE1
CE0
Firmware Interface
I/O RAM Map –Functional Order
and
which are used throughout this document. For instance, EQU[2:0] can be accessed at I/O RAM 0x2000[7:5] or at I/O RAM
200C
200D
Table
Addr
2000
2001
2002
2003
2004
2005
2006
2007
2008
2009
200A
200B
200E
200F
2010
2011
2012
70, unimplemented (U) and reserved (R) bits are shaded in light gray. Unimplemented bits are identified with a ‘U’.
TEMP_BSEL
DIFF6_E
LCD_E
Bit 7
LCD_VMODE[1:0]
U
U
U
Table 69
CHOPR[1:0]
Table 69: I/O RAM Map – Functional Order, Basic Configuration
EQU[2:0]
TEMP_PWR
have sequential addresses to facilitate reading by the MPU (e.g., in order to verify their contents). These
DIFF4_E
Bit 6
U
U
MUX_DIV[3:0]
© 2008–2011 Teridian Semiconductor Corporation
MUX9_SEL
MUX7_SEL
MUX5_SEL
MUX3_SEL
MUX1_SEL
LCD_MODE[2:0]
TMUXR4[2:0]
OSC_COMP
DIFF2_E
RMT6_E
Bit 5
R
TEMP_BAT
DIFF0_E
RMT4_E
Bit 4
PLS_MAXWIDTH[7:0]
PLS_INTERVAL[7:0]
U
SUM_SAMPS[7:0]
U
Table 69
CE_LCTN[6/5:0]
LCD_ALLCOM
TBYTE_BUSY
RFLY_DIS
RMT2_E
LCD_BLNKMAP23[5:0]
Bit 3
are an alternative sequential address to the addresses
U
U
CHOP_E[1:0]
SUM_SAMPS[12:8]
LCD_Y
Bit 2
U
FIR_LEN[1:0]
MUX10_SEL
MUX8_SEL
MUX6_SEL
MUX4_SEL
MUX2_SEL
MUX0_SEL
TEMP_PER[2:0]
TMUXR6[2:0]
TMUXR2[2:0]
RTM_E
Bit 1
U
LCD_CLK[1:0]
PLS_INV
CE_E
Bit 0
U
v1.2

Related parts for 71M6543F-IGT/F