DS2181A+ Maxim Integrated Products, DS2181A+ Datasheet - Page 22

IC TXRX CEPT PRIMARY RATE 40-DIP

DS2181A+

Manufacturer Part Number
DS2181A+
Description
IC TXRX CEPT PRIMARY RATE 40-DIP
Manufacturer
Maxim Integrated Products
Type
Transceiverr
Datasheet

Specifications of DS2181A+

Number Of Drivers/receivers
1/1
Protocol
CEPT
Voltage - Supply
4.5 V ~ 5.5 V
Mounting Type
Through Hole
Package / Case
40-DIP (0.600", 15.24mm)
Logic Type
CMOS
Supply Voltage (max)
5.5 V
Supply Voltage (min)
4.5 V
Maximum Operating Temperature
+ 70 C
Mounting Style
Through Hole
High Level Output Current
- 1 mA
Interface
DMA, CPI
Low Level Output Current
4 mA
Minimum Operating Temperature
0 C
Output Current
4 mA
Supply Current
5 mA
Supply Voltage Range
4.5V To 5.5V
Logic Case Style
LCC
No. Of Pins
44
Operating Temperature Range
0°C To +70°C
Termination Type
SMD
Transceiver Type
Network
Driver Case Style
LCC
Rohs Compliant
Yes
Filter Terminals
SMD
Interface Type
Serial
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
CECR: CRC4 ERROR COUNT REGISTER Figure 21
(MSB)
FECR: FRAME ERROR COUNT REGISTER Figure 22
(MSB)
ERROR LOGGING
The BVCR, CECR and FECR contain 8-bit binary up counters which increment on individual bipolar
violations, CRC4 code word errors (when CCR.2 = 1), and word errors in the frame alignment signal.
Each counter saturates at 255. Once saturated, each following error occurrence will generate an interrupt
(RIMR.0 = 1) until the register is reprogrammed to a value other than FF (hex). Presetting the registers
allows the user to establish specific error count thresholds; the counter will count up to saturation from
the preset value. The BVCR increments at all times (regardless of sync status), except when HDB3 code
words are received with CCR.4=1. CECR and FECR increments are disabled whenever resync is in
progress (RLOS high).
ALARM OUTPUTS
Alarm conditions are also reported real time at alarm outputs. These outputs can be used with off-chip
logic to complement the on-chip error reporting capability of the DS2181A. In the hardware mode, they
are the only alarm reporting means available.
RLOS
The RLOS output indicates the status of the receive synchronizer. When high, frame, CAS multiframe
and/or CRC4 multiframe synchronization is in progress. A high-low transition indicates resync is
complete. The RLOS bit (RSR.1) is a latched version of the RLOS output.
RRA
The remote alarm output transitions high when a remote alarm is detected. A high-low transition indicates
the alarm condition has been cleared. The alarm condition is defined as bit 3 of time slot 0 set for three
consecutive non-align frames. The alarm state is cleared when bit 3 has been clear for three consecutive
non-align frames. The RRA bit (RSR.7) is a latched version of the RRA Output.
RBV
RBV pulses high when the accused bit emerges at RSER. RBV will return low when RCLK goes low.
Bipolar violations are also logged in the BVCR. The RBV pin provides a pulse for every violation which
can be counted externally.
SYMBOL
SYMBOL
CRC7
FE7
CRC7
CRC0
FE7
FE0
CRC6
FE6
POSITION
POSITION
BVCR.7
BVCR.0
FECR.7
FECR.0
CRC5
FE5
NAME AND DESCRIPTION
MSB of CRC4 error count.
LSB of CRC4 error count.
NAME AND DESCRIPTION
MSB of frame error count.
LSB of frame error count.
CRC4
FE4
22 of 32
CRC3
FE3
CRC2
FE2
CRC1
FE1
(LSB)
(LSB)
CRC0
DS2181A
FE0

Related parts for DS2181A+