FDC37B787-NS SMSC, FDC37B787-NS Datasheet - Page 143
FDC37B787-NS
Manufacturer Part Number
FDC37B787-NS
Description
IC CTRLR SUPER I/O ENH 128-QFP
Manufacturer
SMSC
Datasheet
1.FDC37B787-NS.pdf
(249 pages)
Specifications of FDC37B787-NS
Controller Type
I/O Controller
Interface
ISA Host
Voltage - Supply
4.5 V ~ 5.5 V
Current - Supply
70mA
Operating Temperature
0°C ~ 70°C
Mounting Type
Surface Mount
Package / Case
128-QFP
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Other names
638-1006
Available stocks
Company
Part Number
Manufacturer
Quantity
Price
Company:
Part Number:
FDC37B787-NS
Manufacturer:
Standard
Quantity:
36
Company:
Part Number:
FDC37B787-NS
Manufacturer:
Microsemi
Quantity:
421
Company:
Part Number:
FDC37B787-NS
Manufacturer:
Microchip Technology
Quantity:
10 000
Part Number:
FDC37B787-NS
Manufacturer:
MICROCHIP/微芯
Quantity:
20 000
- Current page: 143 of 249
- Download datasheet (866Kb)
UF
The update-ended interrupt flag bit is set after
each update cycle.
"1", the "1" in UF causes the IRQF bit to be set
and asserts IRQB. A RESET_DRV or a read of
Register C causes UF to be cleared.
VRT
When a "1", this bit indicates that the contents of
the RTC are valid. A "0" appears in the VRT bit
when the battery voltage is low. The VRT bit is a
read-only bit, which can only be set by a read of
Register D. Refer to Power Management for the
conditions when this bit is reset. The processor
program can set the VRT bit when the time and
calendar are initialized to indicate that the time is
valid.
b6
Read as zero and cannot be written.
XTAL_
CAP
D7
MSB
VRT
b7
REGISTER D (DH) - BITS[7,6] ARE READ-ONLY, BITS[5:0] ARE READ/WRITE
D6
0
b6
0
When the UIE bit is also a
D5
0
b5
D4
0
b4
145
b3-0
The unused bits of Register C are read as zeros
and cannot be written.
b5:b0
Date Alarm; These bits store the date of month
alarm value. If set to 000000b, then a don’t care
state is assumed. The host must configure the
date alarm for these bits to do anything, yet they
can be written at any time. If the date alarm is
not enabled, these bits will return zeros. These
bits are not affected by RESET_DRV.
Note: Bits[6:0] are not accessible during an update
cycle.
REGISTER 7E (7Eh) CONTROL REGISTER 1
Default is 0; cleared upon Vbat POR. This
register is battery backed-up.
D3
0
b3
Date Alarm
VTR_POR
_EN
D2
b2
VTR_POR
_OFF
D1
b1
AL_REM_
LSB
EN
D0
b0
Related parts for FDC37B787-NS
Image
Part Number
Description
Manufacturer
Datasheet
Request
R
Part Number:
Description:
FAST ETHERNET PHYSICAL LAYER DEVICE
Manufacturer:
SMSC Corporation
Datasheet:
Part Number:
Description:
357-036-542-201 CARDEDGE 36POS DL .156 BLK LOPRO
Manufacturer:
SMSC Corporation
Datasheet:
Part Number:
Description:
357-036-542-201 CARDEDGE 36POS DL .156 BLK LOPRO
Manufacturer:
SMSC Corporation
Datasheet:
Part Number:
Description:
357-036-542-201 CARDEDGE 36POS DL .156 BLK LOPRO
Manufacturer:
SMSC Corporation
Datasheet:
Part Number:
Description:
4-PORT USB2.0 HUB CONTROLLER
Manufacturer:
SMSC Corporation
Datasheet:
Part Number:
Description:
Manufacturer:
SMSC Corporation
Datasheet:
Part Number:
Description:
Manufacturer:
SMSC Corporation
Datasheet:
Part Number:
Description:
FDC37C672ENHANCED SUPER I/O CONTROLLER WITH FAST IR
Manufacturer:
SMSC Corporation
Datasheet:
Part Number:
Description:
COM90C66LJPARCNET Controller/Transceiver with AT Interface and On-Chip RAM
Manufacturer:
SMSC Corporation
Datasheet:
Part Number:
Description:
Manufacturer:
SMSC Corporation
Datasheet:
Part Number:
Description:
Manufacturer:
SMSC Corporation
Datasheet:
Part Number:
Description:
Manufacturer:
SMSC Corporation
Datasheet:
Part Number:
Description:
Manufacturer:
SMSC Corporation
Datasheet: