CY7C63833-LTXC Cypress Semiconductor Corp, CY7C63833-LTXC Datasheet - Page 54

IC USB PERIPHERAL CTRLR 32VQFN

CY7C63833-LTXC

Manufacturer Part Number
CY7C63833-LTXC
Description
IC USB PERIPHERAL CTRLR 32VQFN
Manufacturer
Cypress Semiconductor Corp
Series
CY7Cr
Type
USB Peripheral Controllerr
Datasheet

Specifications of CY7C63833-LTXC

Package / Case
32-VQFN Exposed Pad, 32-HVQFN, 32-SQFN, 32-DHVQFN
Controller Type
USB Peripheral Controller
Interface
USB
Voltage - Supply
4 V ~ 5.5 V
Current - Supply
40mA
Operating Temperature
0°C ~ 70°C
Mounting Type
Surface Mount
Mounting Style
SMD/SMT
Operating Temperature Range
0 C to + 70 C
Supply Current
40 mA
Operating Supply Voltage
4 V to 5.5 V
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
For Use With
770-1001 - ISP 4PORT CYPRESS ENCORE II MCUCY4623 - KIT MOUSE REFERENCE DESIGN428-1774 - EXTENSION KIT FOR ENCORE II428-1773 - KIT DEVELOPMENT ENCORE II
Lead Free Status / Rohs Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
CY7C63833-LTXC
Manufacturer:
Cypress
Quantity:
2 814
Part Number:
CY7C63833-LTXC
Manufacturer:
CYPRESS/赛普拉斯
Quantity:
20 000
Company:
Part Number:
CY7C63833-LTXCT
Quantity:
9 934
Company:
Part Number:
CY7C63833-LTXCT
Quantity:
9 934
Table 17-4. Interrupt Mask 3 (INT_MSK3) [0xDE] [R/W]
Table 17-5. Interrupt Mask 2 (INT_MSK2) [0xDF] [R/W]
Document 38-08035 Rev. *N
Bit 7: Enable Software Interrupt (ENSWINT)
0= Disable. Writing 0s to an INT_CLRx register, when ENSWINT is cleared, causes the corresponding interrupt to clear
1= Enable. Writing 1s to an INT_CLRx register, when ENSWINT is set, causes the corresponding interrupt to post.
Bit [6:0]: Reserved
Bit 7: Reserved
Bit 6: GPIO Port 4 Interrupt Enable
0 = Mask GPIO Port 4 interrupt
1 = Unmask GPIO Port 4 interrupt
Bit 5: GPIO Port 3 Interrupt Enable
0 = Mask GPIO Port 3 interrupt
1 = Unmask GPIO Port 3 interrupt
Bit 4: GPIO Port 2 Interrupt Enable
0 = Mask GPIO Port 2 interrupt
1 = Unmask GPIO Port 2 interrupt
Bit 3: PS/2 Data Low Interrupt Enable
0 = Mask PS/2 Data Low interrupt
1 = Unmask PS/2 Data Low interrupt
Bit 2: INT2 Interrupt Enable
0 = Mask INT2 interrupt
1 = Unmask INT2 interrupt
Bit 1: 16-bit Counter Wrap Interrupt Enable
0 = Mask 16-bit Counter Wrap interrupt
1 = Unmask 16-bit Counter Wrap interrupt
Bit 0: TCAP1 Interrupt Enable
0 = Mask TCAP1 interrupt
1 = Unmask TCAP1 interrupt
Read/Write
Read/Write
Default
Default
Field
Field
Bit #
Bit #
ENSWINT
Reserved
R/W
7
0
7
0
Reserved
R/W
6
0
6
0
GPIO Port 3
Int Enable
R/W
5
0
5
0
GPIO Port 2
Int Enable
R/W
4
0
4
0
PS/2 Data Low
Int Enable
Reserved
R/W
3
0
3
0
Int Enable
INT2
R/W
CY7C63310, CY7C638xx
2
0
2
0
Wrap Int Enable
16-bit Counter
R/W
1
0
1
0
Int Enable
TCAP1
Page 54 of 86
R/W
0
0
0
0
[+] Feedback

Related parts for CY7C63833-LTXC