EMC2300-AZC-TR SMSC, EMC2300-AZC-TR Datasheet - Page 26

no-image

EMC2300-AZC-TR

Manufacturer Part Number
EMC2300-AZC-TR
Description
Industrial Temperature Sensors Auto Fan Contrllr Up to 4 Fans
Manufacturer
SMSC
Datasheet

Specifications of EMC2300-AZC-TR

Lead Free Status / Rohs Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EMC2300-AZC-TR
Manufacturer:
SMSC
Quantity:
8 000
Part Number:
EMC2300-AZC-TR
Manufacturer:
SMSC
Quantity:
20 000
Company:
Part Number:
EMC2300-AZC-TR
Quantity:
496
Company:
Part Number:
EMC2300-AZC-TR
Quantity:
838
Revision 0.32 (06-23-08)
6.6
6.6.1
6.6.2
6.7
START
Low Power Modes
Analog Voltage Measurement
0
0
1
The INT# pin can be enabled to indicate fan errors. Bit[0] of the Interrupt Enable 2(Fan Tachs) register
(80h) is used to enable this option. This pin will remain low while the associated fan error bit in the
Interrupt Status Register 2 is set.
The INT# pin will remain low while any bit is set in any of the Interrupt Status Registers. Reading the
interrupt status registers will cause the logic to attempt to clear the status bits; however, the status bits
will not clear if the interrupt stimulus is still active. The interrupt enable bit (Special Function Register
bit[2]) should be cleared by software before reading the interrupt status registers to insure that the INT#
pin will be re-asserted while an interrupt event is active, when the INT_EN bit is written to ‘1’ again.
The INT# pin can also be deasserted by issuing an Alert Response Address Call. See the description
in the section titled
The INT# pin may only become active while the monitor block is operational.
The Hardware Monitor Block can be placed in a low-power mode by writing a ‘0’ to Bit[0] of the
Ready/Lock/Start Register (0x40). The low power mode that is entered is either sleep mode or
shutdown mode as selected using Bit[0] of the Special Function Register (7Ch). These modes do not
reset any of the registers of the Hardware Monitor Block. In both of these modes, the PWM pins are
at 100% duty cycle.
Notes:
Sleep Mode
This is a low power mode in which bias currents are on and the internal oscillator is on, but the A/D
converter and monitoring cycle are turned off. Serial bus communication is still possible with any
register in the Hardware Monitor Block while in this low-power mode.
Shutdown Mode
This is a low power mode in which bias currents are off, the internal oscillator is off, and the the A/D
converter and monitoring cycle are turned off. Serial communication is only possible with Bits[2:0] of
the Special Function Register at 7Ch and Bits [7:0] of the Configuration Register at 7Fh, which become
write-only registers in this mode.
The Hardware Monitor Block contains inputs for directly monitoring the power supplies (Vccp, and
VCC). These inputs are scaled internally to an internal reference source, converted via an 8 bit
successive approximation register ADC, and scaled such that the correct value refers to 3/4 scale or
192 decimal. The VCCP input is scaled for a full range of 0V to 3V.
START and LPMD bits cannot be modified when the LOCK bit is set.
START bit is located in the Ready/Lock/Start register (40h). LPMD bit is located in the Special
Function Register (7Ch)
SMBus Alert Response Address on page
Table 6.4 Low Power Mode Control Bits
LPMD
0
1
x
DATASHEET
26
Sleep Mode
Shutdown Mode
Monitoring
Fan Control Device with High Frequency PWM and Temperature Monitors
18.
DESCRIPTION
SMSC EMC2300
Datasheet

Related parts for EMC2300-AZC-TR