XC5VLX110-1FF676I Xilinx Inc, XC5VLX110-1FF676I Datasheet - Page 243

IC FPGA VIRTEX-5 110K 676FBGA

XC5VLX110-1FF676I

Manufacturer Part Number
XC5VLX110-1FF676I
Description
IC FPGA VIRTEX-5 110K 676FBGA
Manufacturer
Xilinx Inc
Series
Virtex™-5 LXr

Specifications of XC5VLX110-1FF676I

Number Of Logic Elements/cells
110592
Number Of Labs/clbs
8640
Total Ram Bits
4718592
Number Of I /o
440
Voltage - Supply
0.95 V ~ 1.05 V
Mounting Type
Surface Mount
Operating Temperature
-40°C ~ 100°C
Package / Case
676-BBGA, FCBGA
For Use With
HW-V5-ML523-UNI-G - EVALUATION PLATFORM VIRTEX-5HW-AFX-FF676-500-G - BOARD DEV VIRTEX 5 FF676
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Number Of Gates
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
XC5VLX110-1FF676I
Manufacturer:
TRIQUINT
Quantity:
101
Part Number:
XC5VLX110-1FF676I
Manufacturer:
Xilinx Inc
Quantity:
10 000
Part Number:
XC5VLX110-1FF676I
Manufacturer:
XILINX
0
Virtex-5 FPGA User Guide
UG190 (v5.3) May 17, 2010
LVDCI (Low Voltage Digitally Controlled Impedance)
Table 6-8
standard.
Table 6-8: Allowed Attributes for the LVCMOS12 I/O Standard
Using these I/O buffers configures the outputs as controlled impedance drivers. The
receiver of LVDCI is identical to a LVCMOS receiver. Some I/O standards, such as LVTTL,
LVCMOS, etc., must have a drive impedance that matches the characteristic impedance of
the driven line. Virtex-5 devices provide a controlled impedance output driver to provide
series termination without external source termination resistors. The impedance is set by
the common external reference resistors, with resistance equal to the trace characteristic
impedance, Z
Sample circuits illustrating both unidirectional and bidirectional termination techniques
for a controlled impedance driver are shown in
standards supporting a controlled impedance driver are: LVDCI_15, LVDCI_18,
LVDCI_25, and LVDCI_33.
X-Ref Target - Figure 6-31
X-Ref Target - Figure 6-32
IOSTANDARD
DRIVE
SLEW
Figure 6-31: Controlled Impedance Driver with Unidirectional Termination
Figure 6-32: Controlled Impedance Driver with Bidirectional Termination
R 0 = R VRN = R VRP = Z 0
Attributes
details the allowed attributes that can be applied to the LVCMOS12 I/O
LVDCI
R 0 = R VRN = R VRP = Z 0
0
.
LVDCI
www.xilinx.com
IOB
IOB
IBUF/IBUFG
LVCMOS12
UNUSED
UNUSED
Specific Guidelines for I/O Supported Standards
Z 0
Z 0
Figure 6-31
OBUF/OBUFT
{FAST, SLOW}
LVCMOS12
Primitives
2, 4, 6, 8
IOB
IOB
R 0 = R VRN = R VRP = Z 0
and
LVDCI
Figure
LVDCI
ug190_6_28_022806
6-32. The DCI I/O
{FAST, SLOW}
LVCMOS12
ug190_6_29_022806
2, 4, 6, 8
IOBUF
243

Related parts for XC5VLX110-1FF676I