EP4SE530H40C3 Altera, EP4SE530H40C3 Datasheet - Page 44

no-image

EP4SE530H40C3

Manufacturer Part Number
EP4SE530H40C3
Description
IC STRATIX IV FPGA 530K 1517HBGA
Manufacturer
Altera
Series
STRATIX® IV Er

Specifications of EP4SE530H40C3

Number Of Logic Elements/cells
531200
Number Of Labs/clbs
21248
Total Ram Bits
27376
Number Of I /o
976
Voltage - Supply
0.87 V ~ 0.93 V
Mounting Type
Surface Mount
Operating Temperature
0°C ~ 85°C
Package / Case
1517-HBGA
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Number Of Gates
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP4SE530H40C3
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP4SE530H40C3
Manufacturer:
ALTERA
0
Part Number:
EP4SE530H40C3ES
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP4SE530H40C3ES
Manufacturer:
ALTERA
0
Part Number:
EP4SE530H40C3ES
Manufacturer:
ALTERA
Quantity:
20 000
Part Number:
EP4SE530H40C3N
Manufacturer:
ALTERA
Quantity:
784
Part Number:
EP4SE530H40C3N
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP4SE530H40C3NES
Manufacturer:
ALTERA
Quantity:
20 000
2–8
Stratix IV Device Handbook Volume 1
ALM Operating Modes
This feature, called register packing, improves device utilization because the device
can use the register and the combinational logic for unrelated functions. Another
special packing mode allows the register output to feed back into the LUT of the same
ALM so that the register is packed with its own fan-out LUT. This provides another
mechanism for improved fitting. The ALM can also drive out registered and
unregistered versions of the LUT or adder output.
The Stratix IV ALM operates in one of the following modes:
Each mode uses ALM resources differently. In each mode, eleven available inputs to
an ALM—the eight data inputs from the LAB local interconnect, carry-in from the
previous ALM or LAB, the shared arithmetic chain connection from the previous
ALM or LAB, and the register chain connection—are directed to different destinations
to implement the desired logic function. LAB-wide signals provide clock,
asynchronous clear, synchronous clear, synchronous load, and clock enable control
for the register. These LAB-wide signals are available in all ALM modes.
For more information about the LAB-wide control signals, refer to
Signals” on page
The Quartus II software and supported third-party synthesis tools, in conjunction
with parameterized functions such as the library of parameterized modules (LPM)
functions, automatically choose the appropriate mode for common functions such as
counters, adders, subtractors, and arithmetic functions.
Normal
Extended LUT
Arithmetic
Shared Arithmetic
LUT-Register
2–4.
Chapter 2: Logic Array Blocks and Adaptive Logic Modules in Stratix IV Devices
February 2011 Altera Corporation
“LAB Control
Adaptive Logic Modules

Related parts for EP4SE530H40C3