EP4SE530H40C3 Altera, EP4SE530H40C3 Datasheet - Page 1047

no-image

EP4SE530H40C3

Manufacturer Part Number
EP4SE530H40C3
Description
IC STRATIX IV FPGA 530K 1517HBGA
Manufacturer
Altera
Series
STRATIX® IV Er

Specifications of EP4SE530H40C3

Number Of Logic Elements/cells
531200
Number Of Labs/clbs
21248
Total Ram Bits
27376
Number Of I /o
976
Voltage - Supply
0.87 V ~ 0.93 V
Mounting Type
Surface Mount
Operating Temperature
0°C ~ 85°C
Package / Case
1517-HBGA
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Number Of Gates
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP4SE530H40C3
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP4SE530H40C3
Manufacturer:
ALTERA
0
Part Number:
EP4SE530H40C3ES
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP4SE530H40C3ES
Manufacturer:
ALTERA
0
Part Number:
EP4SE530H40C3ES
Manufacturer:
ALTERA
Quantity:
20 000
Part Number:
EP4SE530H40C3N
Manufacturer:
ALTERA
Quantity:
784
Part Number:
EP4SE530H40C3N
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP4SE530H40C3NES
Manufacturer:
ALTERA
Quantity:
20 000
Chapter 2: Transceiver Design Flow Guide for Stratix IV Devices
Example 1: Fibre Channel Protocol Application
Figure 2–12. FC4G Instance Settings (Word Aligner Screen)
February 2011 Altera Corporation
Word Aligner screen—The fibre channel protocol requires that you use K28.5 to
align the byte boundary. In the What is the word alignment pattern? option, set
one of the 10-bit disparity values to K28.5. The word aligner automatically detects
when the other disparity value is received.
Select the rx_patterndetect and rx_syncstatus signals. The
rx_patterndetect signal indicates whenever the word alignment pattern is
detected in the word boundary.
Click Finish to exit the ALTGX MegaWizard Plug-In Manager.
Stratix IV Device Handbook Volume 3
2–29

Related parts for EP4SE530H40C3