EP4CE6E22C8N Altera, EP4CE6E22C8N Datasheet - Page 151

no-image

EP4CE6E22C8N

Manufacturer Part Number
EP4CE6E22C8N
Description
IC CYCLONE IV FPGA 6K 144EQFP
Manufacturer
Altera
Series
CYCLONE® IV Er

Specifications of EP4CE6E22C8N

Number Of Logic Elements/cells
6272
Number Of Labs/clbs
392
Total Ram Bits
270000
Number Of I /o
91
Voltage - Supply
1.15 V ~ 1.25 V
Mounting Type
Surface Mount
Operating Temperature
0°C ~ 85°C
Package / Case
144-EQFP
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Number Of Gates
-
Lead Free Status / Rohs Status
Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP4CE6E22C8N
Manufacturer:
AD
Quantity:
1 200
Part Number:
EP4CE6E22C8N
Manufacturer:
ALTERA
Quantity:
648
Part Number:
EP4CE6E22C8N
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP4CE6E22C8N
Manufacturer:
ALTERA
0
Part Number:
EP4CE6E22C8N
Manufacturer:
ALTERA
Quantity:
20 000
Part Number:
EP4CE6E22C8N
0
Part Number:
EP4CE6E22C8N COREEP4CE6
Manufacturer:
ST
0
Part Number:
EP4CE6E22C8N36
Manufacturer:
ALTERA
0
Part Number:
EP4CE6E22C8N@@@
Manufacturer:
ALTERA
0
Chapter 7: External Memory Interfaces in Cyclone IV Devices
Cyclone IV Devices Memory Interfaces Pin Support
Table 7–1. Cyclone IV GX Device DQS and DQ Bus Mode Support for Each Side of the Device
© December 2010 Altera Corporation
EP4CGX15
EP4CGX22
EP4CGX30
EP4CGX50
EP4CGX75
Device
f
148-pin QFN
169-pin FBGA
169-pin FBGA
324-pin FBGA
484-pin FBGA
484-pin FBGA
672-pin FBGA
All I/O banks in Cyclone IV devices can support DQ and DQS signals with DQ-bus
modes of ×8, ×9, ×16, ×18, ×32, and ×36 except Cyclone IV GX devices that do not
support left I/O bank interface. DDR2 and DDR SDRAM interfaces use ×8 mode DQS
group regardless of the interface width. For a wider interface, you can use multiple ×8
DQ groups to achieve the desired width requirement.
In the ×9, ×18, and ×36 modes, a pair of complementary DQS pins (CQ and CQ#)
drives up to 9, 18, or 36 DQ pins, respectively, in the group, to support one, two, or
four parity bits and the corresponding data bits. The ×9, ×18, and ×36 modes support
the QDR II memory interface. CQ# is the inverted read-clock signal that is connected
to the complementary data strobe (DQS or CQ#) pin. You can use any unused DQ
pins as regular user I/O pins if they are not used as memory interface signals.
For more information about unsupported DQS and DQ groups of the Cyclone IV
transceivers that run at 2.97 Gbps data rate, refer to the
Connection
Table 7–1
Cyclone IV GX device.
Package
(4)
lists the number of DQS or DQ groups supported on each side of the
Guidelines.
Right
Top
Bottom
Right
Top
Bottom
Right
Top
Bottom
Right
Top
Bottom
Right
Top
Bottom
Right
Top
Bottom
Right
Top
Bottom
(2)
(2)
(2)
Side
(3)
(3)
(3)
Number
Groups
×8
1
1
1
1
1
1
1
1
1
2
2
2
4
4
4
4
4
4
4
4
4
Number
Groups
×9
0
0
0
0
0
0
0
0
0
2
2
2
2
2
2
2
2
2
2
2
2
Number
Groups
×16
0
0
0
0
0
0
0
0
0
1
1
1
2
2
2
2
2
2
2
2
2
Cyclone IV Device Family Pin
Cyclone IV Device Handbook, Volume 1
Number
Groups
(Note 1)
×18
0
0
0
0
0
0
0
0
0
1
1
1
2
2
2
2
2
2
2
2
2
Number
(Part 1 of 2)
Groups
×32
1
1
1
1
1
1
1
1
1
Number
Groups
×36
1
1
1
1
1
1
1
1
1
7–3

Related parts for EP4CE6E22C8N