XCR3256XL-7TQ144C Xilinx Inc, XCR3256XL-7TQ144C Datasheet - Page 3

IC CPLD 256MCELL 3.3V HP 144TQFP

XCR3256XL-7TQ144C

Manufacturer Part Number
XCR3256XL-7TQ144C
Description
IC CPLD 256MCELL 3.3V HP 144TQFP
Manufacturer
Xilinx Inc
Series
CoolRunner XPLA3r
Datasheet

Specifications of XCR3256XL-7TQ144C

Programmable Type
In System Programmable (min 1K program/erase cycles)
Delay Time Tpd(1) Max
7.0ns
Voltage Supply - Internal
3 V ~ 3.6 V
Number Of Logic Elements/blocks
16
Number Of Macrocells
256
Number Of Gates
6000
Number Of I /o
120
Operating Temperature
0°C ~ 70°C
Mounting Type
Surface Mount
Package / Case
144-TQFP, 144-VQFP
Voltage
3.3V
Memory Type
EEPROM
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Features
-
Number Of Logic Elements/cells
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
XCR3256XL-7TQ144C
Manufacturer:
XILINX
Quantity:
203
Part Number:
XCR3256XL-7TQ144C
Manufacturer:
Xilinx Inc
Quantity:
10 000
Part Number:
XCR3256XL-7TQ144C
Manufacturer:
XILINX
0
Part Number:
XCR3256XL-7TQ144C
Manufacturer:
XILINX/赛灵思
Quantity:
20 000
AC Electrical Characteristics Over Recommended Operating Conditions
DS013 (v2.7) March 31, 2006
Product Specification
Notes:
1.
2.
3.
4.
5.
6.
T
T
T
T
T
T
T
T
T
T
T
T
f
T
T
T
T
T
T
SYSTEM
Symbol
APRPW
PD1
PD2
CO
SUF
SU1
SU2
H
WLH
PLH
R
L
CONFIG
INIT
POE
POD
PCO
PAO
(4)
(4)
(4)
Specifications measured with one output switching.
See XPLA3 family data sheet (
See
These parameters guaranteed by design and/or characterization, not testing.
Typical current draw during configuration is 10 mA at 3.6V.
Output C
(4)
(4)
(4)
(4)
(4)
(4)
(4)
(4)
Figure 4
(4)
(4)
R
L
= 5 pF.
Propagation delay time (single p-term)
Propagation delay time (OR array)
Clock to output (global synchronous pin clock)
Setup time (fast input register)
Setup time (single p-term)
Setup time (OR array)
Hold time
Global Clock pulse width (High or Low)
P-term clock pulse width
Asynchronous preset/reset pulse width (High or Low)
Input rise time
Input fall time
Maximum system frequency
Configuration time
ISP initialization time
P-term OE to output enabled
P-term OE to output disabled
P-term clock to output
P-term set/reset to output valid
for derating.
DS012
(5)
Parameter
) for recommended operating conditions.
(6)
(3)
www.xilinx.com
Min.
2.5
4.3
4.8
3.0
4.5
4.5
0
-
-
-
-
-
-
-
-
-
-
-
-
-7
Max.
154
200
200
7.0
7.5
4.5
9.0
9.0
8.0
9.0
20
20
-
-
-
-
-
-
-
Min.
XCR3256XL 256 Macrocell CPLD
3.0
5.5
6.5
4.0
6.0
6.0
0
-
-
-
-
-
-
-
-
-
-
-
-
-10
Max.
10.0
10.3
11.0
11.0
11.0
105
200
200
9.0
5.8
20
20
-
-
-
-
-
-
-
Min.
3.0
6.7
7.9
5.0
7.5
7.5
0
-
-
-
-
-
-
-
-
-
-
-
-
-12
(1,2)
Max.
10.8
12.0
13.0
13.0
12.4
13.0
200
200
6.9
20
20
88
-
-
-
-
-
-
-
Unit
MH
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
μs
μs
ns
ns
ns
ns
ns
z
3

Related parts for XCR3256XL-7TQ144C