EPM9320LC84-15 Altera, EPM9320LC84-15 Datasheet - Page 30

IC MAX 9000 CPLD 320 84-PLCC

EPM9320LC84-15

Manufacturer Part Number
EPM9320LC84-15
Description
IC MAX 9000 CPLD 320 84-PLCC
Manufacturer
Altera
Series
MAX® 9000r
Datasheet

Specifications of EPM9320LC84-15

Programmable Type
In System Programmable
Delay Time Tpd(1) Max
15.0ns
Voltage Supply - Internal
4.75 V ~ 5.25 V
Number Of Logic Elements/blocks
20
Number Of Macrocells
320
Number Of Gates
6000
Number Of I /o
60
Operating Temperature
0°C ~ 70°C
Mounting Type
Surface Mount
Package / Case
84-PLCC
Voltage
3.3V/5V
Memory Type
EEPROM
Number Of Logic Elements/cells
20
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Features
-
Other names
544-2362-5

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EPM9320LC84-15
Manufacturer:
ALTERA
Quantity:
1 560
Part Number:
EPM9320LC84-15
Manufacturer:
ALTERA20
Quantity:
51
Part Number:
EPM9320LC84-15
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EPM9320LC84-15
Manufacturer:
ALTERA
0
Part Number:
EPM9320LC84-15 PLCC-84
Manufacturer:
ALTERA
0
Part Number:
EPM9320LC84-15 PLCC-84
Manufacturer:
ALTERA
0
Part Number:
EPM9320LC84-15N
Manufacturer:
ALTERA
Quantity:
4
Part Number:
EPM9320LC84-15N
Manufacturer:
ALTERA
Quantity:
1 125
MAX 9000 Programmable Logic Device Family Data Sheet
30
Timing Model
f
The continuous, high-performance FastTrack Interconnect ensures
predictable performance and accurate simulation and timing analysis.
This predictable performance contrasts with that of FPGAs, which use a
segmented connection scheme and hence have unpredictable
performance. Timing simulation and delay prediction are available with
the MAX+PLUS II Simulator and Timing Analyzer, or with industry-
standard EDA tools. The Simulator offers both pre-synthesis functional
simulation to evaluate logic design accuracy and post-synthesis timing
simulation with 0.1-ns resolution. The Timing Analyzer provides point-
to-point timing delay information, setup and hold time prediction, and
device-wide performance analysis.
The MAX 9000 timing model in
correspond to various paths and functions in the circuit. This model
contains three distinct parts: the macrocell, IOC, and interconnect,
including the row and column FastTrack Interconnect and LAB local array
paths. Each parameter shown in
value in the internal timing characteristics tables in this data sheet. Hand-
calculations that use the MAX 9000 timing model and these timing
parameters can be used to estimate MAX 9000 device performance.
For more information on calculating MAX 9000 timing delays, see
Application Note 77 (Understanding MAX 9000
Figure 14
Figure 14
shows the delays that
is expressed as a worst-case
Timing).
Altera Corporation

Related parts for EPM9320LC84-15