EPM3256AQC208-10N Altera, EPM3256AQC208-10N Datasheet - Page 11

IC MAX 3000A CPLD 256 208-PQFP

EPM3256AQC208-10N

Manufacturer Part Number
EPM3256AQC208-10N
Description
IC MAX 3000A CPLD 256 208-PQFP
Manufacturer
Altera
Series
MAX® 3000Ar
Datasheet

Specifications of EPM3256AQC208-10N

Programmable Type
In System Programmable
Delay Time Tpd(1) Max
10.0ns
Voltage Supply - Internal
3 V ~ 3.6 V
Number Of Logic Elements/blocks
16
Number Of Macrocells
256
Number Of Gates
5000
Number Of I /o
158
Operating Temperature
0°C ~ 85°C
Mounting Type
Surface Mount
Package / Case
208-MQFP, 208-PQFP
Voltage
3.0 V ~ 3.6 V
Memory Type
EEPROM
Number Of Logic Elements/cells
16
Family Name
MAX 3000A
# Macrocells
256
Number Of Usable Gates
5000
Frequency (max)
125MHz
Propagation Delay Time
10ns
Number Of Logic Blocks/elements
16
# I/os (max)
158
Operating Supply Voltage (typ)
3.3V
In System Programmable
Yes
Operating Supply Voltage (min)
3V
Operating Supply Voltage (max)
3.6V
Operating Temp Range
0C to 70C
Operating Temperature Classification
Commercial
Mounting
Surface Mount
Pin Count
208
Package Type
PQFP
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Features
-
Lead Free Status / Rohs Status
Compliant
Other names
544-1988
EPM3256AQC208-10N

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EPM3256AQC208-10N
Manufacturer:
ALTERA52
Quantity:
4 054
Part Number:
EPM3256AQC208-10N
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EPM3256AQC208-10N
Manufacturer:
ALTERA
0
Company:
Part Number:
EPM3256AQC208-10N
Quantity:
9 000
Part Number:
EPM3256AQC208-10NALTERA
Manufacturer:
ALTERA
0
MAX 3000A Programmable Logic Device Family Data Sheet
Figure 5. MAX 3000A PIA Routing
To LAB
PIA Signals
While the routing delays of channel–based routing schemes in masked or
FPGAs are cumulative, variable, and path–dependent, the MAX 3000A
PIA has a predictable delay. The PIA makes a design’s timing
performance easy to predict.
I/O Control Blocks
The I/O control block allows each I/O pin to be individually configured
for input, output, or bidirectional operation. All I/O pins have a tri–state
buffer that is individually controlled by one of the global output enable
signals or directly connected to ground or V
.
Figure 6
shows the I/O
CC
control block for MAX 3000A devices. The I/O control block has 6 or
10 global output enable signals that are driven by the true or complement
of two output enable signals, a subset of the I/O pins, or a subset of the
I/O macrocells.
Altera Corporation
11

Related parts for EPM3256AQC208-10N