AD1854JRS Analog Devices Inc, AD1854JRS Datasheet - Page 5

IC DAC STEREO 96KHZ 5V 28SSOP

AD1854JRS

Manufacturer Part Number
AD1854JRS
Description
IC DAC STEREO 96KHZ 5V 28SSOP
Manufacturer
Analog Devices Inc
Datasheet

Specifications of AD1854JRS

Rohs Status
RoHS non-compliant
Number Of Bits
20
Data Interface
DSP, I²S, Serial
Number Of Converters
2
Voltage Supply Source
Analog and Digital
Power Dissipation (max)
250mW
Operating Temperature
0°C ~ 70°C
Mounting Type
Surface Mount
Package / Case
28-SSOP
For Use With
EVAL-AD1854EB - BOARD EVAL FOR AD1854
Settling Time
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
AD1854JRS
Manufacturer:
MOTOROLA
Quantity:
1 157
Part Number:
AD1854JRS
Manufacturer:
ADI/亚德诺
Quantity:
20 000
Company:
Part Number:
AD1854JRS
Quantity:
1 502
Part Number:
AD1854JRSZ
Manufacturer:
ADI
Quantity:
26
Part Number:
AD1854JRSZ
Manufacturer:
ADI/亚德诺
Quantity:
20 000
REV. A
Pin
1
2
3
4
5
6
7
8
9
10
11, 15
12
13
14
16
17
18
19
20
21
22
23
24
25
26
27
28
Input/Output
I
I
I
I
I
I
I
O
I
I
I
O
O
O
O
O
I
O
I
I
O
I
I
I
I
I
I
Pin Name
DGND
MCLK
CLATCH
CCLK
CDATA
384/256
X2MCLK
ZEROR
DEEMP
96/48
AGND
OUTR+
OUTR–
FILTR
OUTL–
OUTL+
AVDD
FILTB
IDPM1
IDPM0
ZEROL
MUTE
PD/RST
L/RCLK
BCLK
SDATA
DVDD
PIN FUNCTION DESCRIPTIONS
Description
Digital Ground.
Master Clock Input. Connect to an external clock source at either 256, 384
or 512 F
Latch input for control data. This input is rising-edge sensitive.
Control clock input for control data. Control input data must be valid on the
rising edge of CCLK. CCLK may be continuous or gated.
Serial control input, MSB first, containing 16 bits of unsigned data per
channel. Used for specifying channel-specific attenuation and mute.
Selects the master clock mode as either 384 times the intended sample
frequency (HI) or 256 times the intended sample frequency (LO). The state
of this input should be hardwired to logic HI or logic LO, or may be changed
while the AD1854 is in power-down/reset. It must not be changed while the
AD1854 is operational.
Selects internal clock doubler (LO) or internal clock = MCLK (HI).
Right Channel Zero Flag Output. This pin goes HI when Right Channel has
no signal input for more than 1024 LR Clock Cycles.
De-Emphasis. Digital de-emphasis is enabled when this input signal is HI.
This is used to impose a 50 µs/15 µs response characteristic on the output
audio spectrum at an assumed 44.1 kHz sample rate.
Selects 48 kHz (LO) or 96 kHz Sample Frequency Control.
Analog Ground.
Right Channel Positive line level analog output.
Right Channel Negative line level analog output.
Voltage Reference Filter Capacitor Connection. Bypass and decouple the
voltage reference with parallel 10 µF and 0.1 µF capacitors to the AGND.
Left Channel Negative line level analog output.
Left Channel Positive line level analog output.
Analog Power Supply. Connect to analog 5 V supply.
Filter Capacitor connection, connect 10 µF capacitor to AGND.
Input serial data port mode control one. With IDPM0, defines one of four
serial modes.
Input serial data port mode control zero. With IDPM1, defines one of four
serial modes.
Left Channel Zero Flag Output. This pin goes HI when Left Channel has no
signal input for more than 1024 LR Clock Cycles.
Mute. Assert HI to mute both stereo analog outputs. Deassert LO for nor-
mal operation.
Power-Down/Reset. The AD1854 is placed in a low power consumption
mode when this pin is held LO. The AD1854 is reset on the rising edge of
this signal. The serial control port registers are reset to the default values.
Connect HI for normal operation.
Left/Right clock input for input data. Must run continuously.
Bit clock input for input data. Need not run continuously; may be gated or
used in a burst fashion.
Serial input, MSB first, containing two channels of 16, 18, 20, and 24 bits of
twos complement data per channel.
Digital Power Supply Connect to digital 5 V supply.
S
–5–
.
AD1854

Related parts for AD1854JRS