CS4351-DZZ Cirrus Logic Inc, CS4351-DZZ Datasheet - Page 20

IC DAC STER 112DB 192KHZ 20TSSOP

CS4351-DZZ

Manufacturer Part Number
CS4351-DZZ
Description
IC DAC STER 112DB 192KHZ 20TSSOP
Manufacturer
Cirrus Logic Inc
Datasheet

Specifications of CS4351-DZZ

Data Interface
Serial
Number Of Bits
24
Number Of Converters
2
Voltage Supply Source
Analog and Digital
Power Dissipation (max)
354mW
Operating Temperature
-40°C ~ 85°C
Mounting Type
Surface Mount
Package / Case
20-TSSOP
Resolution (bits)
24bit
Sampling Rate
192kSPS
Input Channel Type
Serial
Supply Current
15mA
Digital Ic Case Style
TSSOP
No. Of Pins
20
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
For Use With
598-1152 - BOARD EVAL FOR CS4351 DAC
Settling Time
-
Lead Free Status / RoHS Status
Lead free / RoHS Compliant, Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
CS4351-DZZR
Manufacturer:
CIRRUSLOGIC
Quantity:
2 549
20
4.9
4.9.1
4.9.2
Control Port Interface
The control port is used to load all the internal register settings (see
port may be completely asynchronous with the audio sample rate. However, to avoid potential interference
problems, the control port pins should remain static if no operation is required.
The control port operates in one of two modes: I²C or SPI.
4.9.2.1
To write to the device, follow the procedure below while adhering to the control port Switching Specifica-
tions in
MAP Auto Increment
The device has MAP (memory address pointer) auto increment capability enabled by the INCR bit (also
the MSB) of the MAP. If INCR is set to 0, MAP will stay constant for successive I²C writes or reads and
SPI writes. If INCR is set to 1, MAP will auto increment after each byte is written, allowing block reads or
writes of successive registers.
I²C Mode
In the I²C mode, data is clocked into and out of the bi-directional serial control data line, SDA, by the serial
control port clock, SCL (see
ables the user to alter the chip address (100110[AD0][R/W]) and should be tied to VL or GND as required,
before powering up the device. If the device ever detects a high to low transition on the AD0/CS pin after
power-up, SPI mode will be selected.
1. Initiate a START condition to the I²C bus followed by the address byte. The upper 6 bits must be
2. Wait for an acknowledge (ACK) from the part, then write to the memory address pointer, MAP. This
3. Wait for an acknowledge (ACK) from the part, then write the desired data to the register pointed to
4. If the INCR bit (see
5. If the INCR bit is set to 0 and further I²C writes to other registers are desired, it is necessary to initiate
100110. The seventh bit must match the setting of the AD0 pin, and the eighth must be 0. The eighth
bit of the address byte is the R/W bit.
byte points to the register to be written.
by the MAP.
are written, then initiate a STOP condition to the bus.
a repeated START condition and follow the procedure detailed from step 1. If no further writes to oth-
er registers are desired, initiate a STOP condition to the bus.
Section
I²C Write
8.
Section
Figure 9
4.9.1) is set to 1, repeat the previous step until all the desired registers
for the clock to data relationship). There is no CS pin. Pin AD0 en-
Section
6). The operation of the control
CS4351
DS566F1

Related parts for CS4351-DZZ