MAX146ACAP+ Maxim Integrated Products, MAX146ACAP+ Datasheet - Page 8

IC ADC LP 12-BIT 133KSPS 20-SSOP

MAX146ACAP+

Manufacturer Part Number
MAX146ACAP+
Description
IC ADC LP 12-BIT 133KSPS 20-SSOP
Manufacturer
Maxim Integrated Products
Datasheet

Specifications of MAX146ACAP+

Number Of Bits
12
Sampling Rate (per Second)
133k
Data Interface
MICROWIRE™, QSPI™, Serial, SPI™
Number Of Converters
1
Power Dissipation (max)
640mW
Voltage Supply Source
Single Supply
Operating Temperature
0°C ~ 70°C
Mounting Type
Surface Mount
Package / Case
20-SSOP
Architecture
SAR
Conversion Rate
133 KSPs
Resolution
12 bit
Interface Type
4-Wire (SPI, QSPI, MICROWIRE, TMS320)
Voltage Reference
Internal 2.5 V or External
Supply Voltage (max)
3.6 V
Supply Voltage (min)
2.7 V
Mounting Style
SMD/SMT
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
+2.7V, Low-Power, 8-Channel,
Serial 12-Bit ADCs
Figure 1. Load Circuits for Enable Time
8
______________________________________________________________Pin Description
DOUT
_______________________________________________________________________________________
PIN
1–8
10
11
12
13
14
15
16
17
18
19
20
a) High-Z to V
9
6kΩ
CH0–CH7
OH
DGND
REFADJ
SSTRB
NAME
AGND
DGND
SHDN
DOUT
VREF
SCLK
and V
COM
V
DIN
CS
DD
OL
to V
OH
C
50pF
Sampling Analog Inputs
Ground reference for analog inputs. COM sets zero-code voltage in single-ended mode. Must be
stable to ±0.5LSB.
Three-Level Shutdown Input. Pulling SHDN low shuts the MAX146/MAX147 down; otherwise, they are
fully operational. Pulling SHDN high puts the reference-buffer amplifier in internal compensation mode.
Letting SHDN float puts the reference-buffer amplifier in external compensation mode.
Reference-Buffer Output/ADC Reference Input. Reference voltage for analog-to-digital conversion.
In internal reference mode (MAX146 only), the reference buffer provides a 2.500V nominal output,
externally adjustable at REFADJ. In external reference mode, disable the internal buffer by pulling
REFADJ to V
Input to the Reference-Buffer Amplifier. To disable the reference-buffer amplifier, tie REFADJ to V
Analog Ground
Digital Ground
Serial Data Output. Data is clocked out at SCLK’s falling edge. High impedance when CS is high.
Serial Strobe Output. In internal clock mode, SSTRB goes low when the MAX146/MAX147 begin the
A/D conversion, and goes high when the conversion is finished. In external clock mode, SSTRB pulses
high for one clock period before the MSB decision. High impedance when CS is high (external clock
mode).
Serial Data Input. Data is clocked in at SCLK’s rising edge.
Active-Low Chip Select. Data will not be clocked into DIN unless CS is low. When CS is high, DOUT is
high impedance.
Serial Clock Input. Clocks data in and out of serial interface. In external clock mode, SCLK also sets
the conversion speed. (Duty cycle must be 40% to 60%.)
Positive Supply Voltage
LOAD
b) High-Z to V
DOUT
DD
V
.
DD
OL
and V
6kΩ
C
DGND
50pF
LOAD
OH
to V
OL
Figure 2. Load Circuits for Disable Time
FUNCTION
DOUT
6kΩ
a) V
OH
DGND
to High-Z
C
50pF
LOAD
DOUT
b) V
OL
V
to High-Z
DD
6kΩ
C
DGND
50pF
LOAD
DD
.

Related parts for MAX146ACAP+