DS2415P+ Maxim Integrated Products, DS2415P+ Datasheet - Page 10

IC TIME CHIP 1-WIRE 6-TSOC

DS2415P+

Manufacturer Part Number
DS2415P+
Description
IC TIME CHIP 1-WIRE 6-TSOC
Manufacturer
Maxim Integrated Products
Type
Time Chipr
Datasheet

Specifications of DS2415P+

Time Format
Binary
Date Format
Binary
Interface
1-Wire Serial
Voltage - Supply
2.5 V ~ 5.5 V
Operating Temperature
-40°C ~ 85°C
Mounting Type
Surface Mount
Package / Case
6-TSOC
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Memory Size
-
1-WIRE SIGNALING
The DS2415 requires strict protocols to insure data integrity. The protocol consists of four types of
signaling on one line: Reset Sequence with Reset Pulse and Presence Pulse, Write 0, Write 1, and Read
Data. The bus master initiates all these signals, except Presence Pulse. The initialization sequence
required to begin any communication with the DS2415 is shown in Figure 8. A Reset Pulse followed by a
Presence Pulse indicates the DS2415 is ready to send or receive data given the correct ROM command
and control function command. The bus master transmits (TX) a Reset Pulse (t
The bus master then releases the line and goes into receive mode (RX). The 1-Wire bus is pulled to a high
state via the pullup resistor. After detecting the rising edge on the data line, the DS2415 waits (t
to 60ms) and then transmits the Presence Pulse (t
INITIALIZATION PROCEDURE “RESET AND PRESENCE PLUSES” Figure 8
* In order not to mask interrupt signaling by other devices on the 1-Wire bus, t
READ/WRITE TIME SLOTS
The definitions of write and read time slots are illustrated in Figure 9. All time slots are initiated by the
master driving the data line low. The falling edge of the data line synchronizes the DS2415 to the master
by triggering a delay circuit in the DS2415. During write time slots, the delay circuit determines when the
DS2415 will sample the data line. For a read data time slot, if a 0 is to be transmitted, the delay circuit
determines how long the DS2415 will hold the data line low overriding the 1 generated by the master. If
the data bit is a 1, the device will leave the read data time slot unchanged.
be less than 960ms.
RESISTOR
MASTER
DS2415
480ms £ t
480ms £ t
15ms £ t
60ms £ t
PDH
PDL
RSTL
RSTH
PDL
< 240ms
< 60ms
10 of 14
< ¥ *
< ¥ ( INCLUDES RECOVERY TIME)
, 60ms to 240ms).
RSTL
RSTL
, minimum 480ms).
+ t
R
should always
PDH
, 15ms

Related parts for DS2415P+