ISL1208IU8Z Intersil, ISL1208IU8Z Datasheet - Page 16

IC RTC LP BATT BACKED SRAM 8MSOP

ISL1208IU8Z

Manufacturer Part Number
ISL1208IU8Z
Description
IC RTC LP BATT BACKED SRAM 8MSOP
Manufacturer
Intersil
Type
Clock/Calendar/NVSRAMr
Datasheet

Specifications of ISL1208IU8Z

Memory Size
2B
Time Format
HH:MM:SS (12/24 hr)
Date Format
YY-MM-DD-dd
Interface
I²C, 2-Wire Serial
Voltage - Supply
2.7 V ~ 5.5 V
Operating Temperature
-40°C ~ 85°C
Mounting Type
Surface Mount
Package / Case
8-MSOP, Micro8™, 8-uMAX, 8-uSOP,
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ISL1208IU8Z
Manufacturer:
Intersil
Quantity:
3
Part Number:
ISL1208IU8Z
Manufacturer:
Intersil
Quantity:
5
Part Number:
ISL1208IU8Z
Manufacturer:
INTERSIL
Quantity:
20 000
Part Number:
ISL1208IU8Z-TK
Manufacturer:
INTERSIL
Quantity:
20 000
Part Number:
ISL1208IU8Z-TK
0
Company:
Part Number:
ISL1208IU8Z-TK
Quantity:
1
receiver pulls the SDA line LOW to acknowledge the
reception of the eight bits of data (See Figure 13).
The ISL1208 responds with an ACK after recognition of a
START condition followed by a valid Identification Byte, and
once again after successful receipt of an Address Byte. The
ISL1208 also responds with an ACK after receiving a Data
SDA OUTPUT FROM
SDA OUTPUT FROM
TRANSMITTER
SCL FROM
RECEIVER
SDA
SCL
MASTER
SIGNALS FROM
SIGNAL AT SDA
SIGNALS FROM
THE MASTER
THE ISL1208
16
START
FIGURE 12. VALID DATA CHANGES, START, AND STOP CONDITIONS
START
FIGURE 13. ACKNOWLEDGE RESPONSE FROM RECEIVER
HIGH IMPEDANCE
S
T
A
R
T
1
FIGURE 14. BYTE WRITE SEQUENCE
IDENTIFICATION
1
1
0
BYTE
1
STABLE
1 1 1
DATA
ISL1208
0
WRITE
A
C
K
CHANGE
DATA
0 0 0 0
ADDRESS
Byte of a write operation. The master must respond with an
ACK after receiving a Data Byte of a read operation.
BYTE
STABLE
DATA
A
C
K
8
DATA
BYTE
HIGH IMPEDANCE
STOP
ACK
9
A
C
K
S
T
O
P
September 12, 2008
FN8085.8

Related parts for ISL1208IU8Z