SI5317C-C-GMR Silicon Laboratories Inc, SI5317C-C-GMR Datasheet - Page 35

no-image

SI5317C-C-GMR

Manufacturer Part Number
SI5317C-C-GMR
Description
Manufacturer
Silicon Laboratories Inc
Datasheet

Specifications of SI5317C-C-GMR

Lead Free Status / RoHS Status
Supplier Unconfirmed
7. Typical Phase Noise Plots
The following is a typical phase noise plot. The clock input source was a Rohde and Schwarz model SML03 RF
Generator. The phase noise analyzer was an Agilent model E5052B. The Si5317 operates at 3.3 V with an ac
coupled differential PECL output and an ac coupled differential sine wave input from the RF generator at 0 dBm.
Note that, as with any PLL, the output jitter that is below the loop BW is caused by the jitter at the input clock. The
loop BW was 120 Hz.
7.1. Example: SONET OC-192
Note: SONET jitter bands include the SONET skirts. The phase noise plot is brick wall integration.
SONET_OC48, 12 kHz to 20 MHz
SONET_OC192_A, 20 kHz to 80 MHz
SONET_OC192_B, 4 to 80 MHz
SONET_OC192_C, 50 kHz to 80 MHz
Brick Wall, 800 Hz to 80 MHz
Figure 21. Typical Phase Noise Plot
Jitter Band
Rev. 1.0
Jitter, RMS
274 fs
274 fs
250 fs
166 fs
267 fs
Si5317
35

Related parts for SI5317C-C-GMR