PPC440EP-3JC333C Applied Micro Circuits Corporation, PPC440EP-3JC333C Datasheet - Page 80

no-image

PPC440EP-3JC333C

Manufacturer Part Number
PPC440EP-3JC333C
Description
Manufacturer
Applied Micro Circuits Corporation
Datasheet

Specifications of PPC440EP-3JC333C

Family Name
440EP
Device Core
PowerPC
Device Core Size
16b
Frequency (max)
333MHz
Instruction Set Architecture
RISC
Supply Voltage 1 (typ)
1.5/2.5V
Operating Supply Voltage (max)
1.6/2.7V
Operating Supply Voltage (min)
1.4/2.3V
Operating Temp Range
-40C to 90C
Operating Temperature Classification
Industrial
Mounting
Surface Mount
Pin Count
456
Package Type
E-PBGA
Lead Free Status / RoHS Status
Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
PPC440EP-3JC333C
Manufacturer:
AMCC
Quantity:
450
Company:
Part Number:
PPC440EP-3JC333C
Quantity:
2 353
Company:
Part Number:
PPC440EP-3JC333C
Quantity:
2 353
Figure 11. DDR SDRAM Read Data Path
Table 25. I/O Timing—DDR SDRAM T
Notes:
1. T
2. T
3. Clock speed for the values in the table is 133MHz.
4. The time values for T
In the following examples, the data strobes (DQS) and the data are shown to be coincident. There is actually a
slight skew as specified by the SDRAM specifications, and there can be additional skew due to loading and signal
routing. It is recommended that the signal length for all of the eight DQS signals be matched.
80
Revision 1.29 – May 07, 2008
SIN
DIN
Signal Name
DQS
Data
= Delay from DQS at package pin to C on Stage 1 FF.
= Delay from data at package pin to D on Stage 1 FF.
DQS0
DQS1
DQS2
DQS3
DQS8
Package pins
Data Sheet
PLB Clock
Cycle
Delay
1/4
D
Stage 1
SIN
FF,
XL
C
minimum
(SDRAM0_TR1[RCT])
T
include 1/4 of a cycle at 133MHz (7.5ns x 0.25 = 1.875 ns).
SIN
2.74
2.75
2.74
2.76
2.77
Q
Programmed
FF Timing:
(ns)
Read Clock
T
T
T
Delay
IS
IH
P
= Propagation delay (D to Q or C to Q) = 0.4ns maximum
= Input setup time = 0.2ns
= Input hold time = 0.1ns
D
Stage 2
SIN
FF
maximum
C
T
and T
SIN
3.70
3.69
3.69
3.69
3.68
Q
(ns)
DIN
MemData00:07
MemData08:15
MemData16:23
MemData24:31
ECC0:7
D
Stage 3
FF
Signal Name
C
440EP – PPC440EP Embedded Processor
Q
(SDRAM0_TR1[RDSL])
Read Select
Mux
minimum
T
ECC
DIN
0.86
0.87
0.89
0.88
0.89
(ns)
Read Sample Point
FF: Flip-Flop
XL: Transparent Latch
flipflop (RDSP)
D
FF
C
Q
maximum
T
DIN
1.87
1.86
1.86
1.85
1.83
AMCC Proprietary
(ns)
PLB bus

Related parts for PPC440EP-3JC333C