FDC37C78-HT Standard Microsystems (SMSC), FDC37C78-HT Datasheet - Page 19

no-image

FDC37C78-HT

Manufacturer Part Number
FDC37C78-HT
Description
Manufacturer
Standard Microsystems (SMSC)
Datasheet

Specifications of FDC37C78-HT

Package Type
TQFP
Lead Free Status / RoHS Status
Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
FDC37C78-HT
Manufacturer:
Standard
Quantity:
545
Part Number:
FDC37C78-HT
Manufacturer:
Microchip Technology
Quantity:
10 000
Part Number:
FDC37C78-HT
Manufacturer:
SMSC
Quantity:
20 000
DATA REGISTER (FIFO)
Address 3F5 READ/WRITE
All command parameter information, disk data and
result status are transferred between the host
processor and the floppy disk controller through
the Data Register.
Data transfers are governed by the RQM and DIO
bits in the Main Status Register.
The Data Register defaults to FIFO disabled mode
after any form of reset.
hardware compatibility. The default values can be
changed through the Configure command (enable
full FIFO operation with threshold control). The
advantage of the FIFO is that it allows the system
a larger DMA latency without causing a disk error.
with a
Table 15 gives several examples of the delays
FIFO THRESHOLD
FIFO THRESHOLD
FIFO THRESHOLD
EXAMPLES
EXAMPLES
EXAMPLES
This maintains PC/AT
15 bytes
15 bytes
15 bytes
*The 2 Mbps data rate is only available if V
2 bytes
8 bytes
2 bytes
8 bytes
2 bytes
8 bytes
1 byte
1 byte
1 byte
Table 13- FIFO Service Delay
1 x 4 µs - 1.5 µs = 2.5 µs
2 x 4 µs - 1.5 µs = 6.5 µs
8 x 4 µs - 1.5 µs = 30.5 µs
15 x 4 µs - 1.5 µs = 58.5 µs
1 x 8 µs - 1.5 µs = 6.5 µs
2 x 8 µs - 1.5 µs = 14.5 µs
8 x 8 µs - 1.5 µs = 62.5 µs
15 x 8 µs - 1.5 µs = 118.5 µs
1 x 16 µs - 1.5 µs = 14.5 µs
2 x 16 µs - 1.5 µs = 30.5 µs
8 x 16 µs - 1.5 µs = 126.5 µs
15 x 16 µs - 1.5 µs = 238.5 µs
MAXIMUM DELAY TO SERVICING AT
MAXIMUM DELAY TO SERVICING AT
MAXIMUM DELAY TO SERVICING AT
19
500 Kbps DATA RATE
FIFO.
formula:
At the start of a command, the FIFO action is
always disabled and command parameters must
be sent based upon the RQM and DIO bit settings.
FIFO is cleared of any data to ensure that invalid
data is not transferred.
An overrun or underrun will terminate the current
command and the transfer of data. Disk writes will
complete the current sector by generating a 00
pattern and valid CRC. Reads require the host to
remove the remaining data so that the result
phase may be entered.
2 Mbps* DATA RATE
As the command execution phase is entered, the
1 Mbps DATA RATE
Threshold # x
The data is based upon the following
CC
DATA RATE
= 5V.
1
x 8
- 1.5 µs = DELAY

Related parts for FDC37C78-HT