NP5Q128A13ESFC0E Micron Technology Inc, NP5Q128A13ESFC0E Datasheet - Page 11

no-image

NP5Q128A13ESFC0E

Manufacturer Part Number
NP5Q128A13ESFC0E
Description
Manufacturer
Micron Technology Inc
Datasheet

Specifications of NP5Q128A13ESFC0E

Lead Free Status / RoHS Status
Supplier Unconfirmed

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
NP5Q128A13ESFC0E
Manufacturer:
LATTICE
Quantity:
101
2.5
2.6
2.7
2.8
Hold (HOLD/DQ3)
The Hold (HOLD) signal is used to pause any serial communications with the device without
deselecting the device.
During the hold condition, the serial data output (DQ1) is high impedance, and serial data
input (DQ0) and Serial Clock (C) are don’t care.
To start the hold condition, the device must be selected, with Chip Select (S) driven Low.
During the quad input fast program (QIFP) instruction, this pin is used for data input (DQ3).
It is latched on the rising edge of the Serial Clock (C).
During the quad output fast read (QOFR) instructions, this pin is used for data output (DQ3).
Data is shifted out on the falling edge of Serial Clock (C).
Write protect (W/DQ2)
This input signal is used to freeze the size of the area of memory that is protected against
program or erase instructions (as specified by the values in the BP3, BP2, BP1 and BP0 bits
of the status register).
During the quad input fast program (QIFP) instruction, this pin is used for data input (DQ2).
It is latched on the rising edge of the Serial Clock (C).
During the quad output fast read (QOFR) instructions, this pin is used for data output (DQ2).
Data is shifted out on the falling edge of Serial Clock (C).
V
V
V
V
CC
SS
CC
SS
is the reference for the V
is the supply voltage.
ground
supply voltage
CC
supply voltage.
11/56

Related parts for NP5Q128A13ESFC0E