ISP1507D1HNUM STEricsson, ISP1507D1HNUM Datasheet - Page 21

no-image

ISP1507D1HNUM

Manufacturer Part Number
ISP1507D1HNUM
Description
Manufacturer
STEricsson
Datasheet

Specifications of ISP1507D1HNUM

Lead Free Status / RoHS Status
Compliant
CD00269906
Product data sheet
Fig 5.
DATA[7:0]
RESET_N
CLOCK
NXT
STP
DIR
Interface behavior with respect to RESET_N
10.3.2 Interface behavior with respect to RESET_N
10.4.1 Driving 5 V on V
10.4.2 Fault detection
10.4 V
Hi-Z (input)
Hi-Z (input)
The interface protect feature prevents unwanted activity of the ISP1507D1 whenever the
ULPI is not correctly driven by the link. For example, when the link powers up more slowly
than the ISP1507D1.
The interface protect feature can be disabled by setting the INTF_PROT_DIS bit to
logic 1.
The use of the RESET_N pin is optional. When RESET_N is asserted (LOW), the
ISP1507D1 will assert DIR. All logic in the ISP1507D1 will be reset, including the analog
circuitry and ULPI registers. During reset, the link must drive DATA[7:0] and STP to LOW;
otherwise undefined behavior may result. When RESET_N is deasserted (HIGH), the DIR
output will deassert (LOW) four or five clock cycles later.
behavior when RESET_N is asserted (LOW), and subsequently deasserted (HIGH). If
RESET_N is not used, it must be connected to V
The ISP1507D1 supports external 5 V supplies. The ISP1507D1 can control the external
supply using the active-LOW PSW_N open-drain output pin. To enable the external supply
by driving PSW_N to LOW, the link must set the DRV_VBUS_EXT bit in the OTG_CTRL
register (see
DRV_VBUS bit can be set to any value and will be ignored.
The ISP1507D1 supports external V
circuit is required for host applications that supply more than 100 mA on V
between 4.75 V to 5.25 V. For low-power applications supplying less than 100 mA, the
V
the link can utilize the internal A_VBUS_VLD comparator.
BUS
BUS
power line can directly be connected to the V
power and fault detection
Section
Hi-Z (link must drive)
Hi-Z (link must drive)
BUS
11.1.4) to logic 1. When the DRV_VBUS_EXT bit is set, the
Rev. 03 — 28 July 2010
BUS
fault detector circuits. An overcurrent detection
ULPI HS USB host and peripheral transceiver
Hi-Z (input)
Hi-Z (input)
CC(I/O)
BUS
/FAULT pin on the ISP1507D1 and
.
Figure 5
shows the ULPI
ISP1507D1
© ST-ERICSSON 2010. All rights reserved.
BUS
for voltages
004aaa720
21 of 73

Related parts for ISP1507D1HNUM