PI6C3991-5JE Pericom Semiconductor, PI6C3991-5JE Datasheet

no-image

PI6C3991-5JE

Manufacturer Part Number
PI6C3991-5JE
Description
Phase Locked Loops (PLL) Programmable Skew Zero Delay
Manufacturer
Pericom Semiconductor
Type
Zero Delay Programmable PLL Clock Bufferr
Datasheet

Specifications of PI6C3991-5JE

Number Of Circuits
1
Output Frequency Range
3.75 MHz to 80 MHz
Supply Voltage (max)
3.63 V
Supply Voltage (min)
2.97 V
Maximum Operating Temperature
+ 70 C
Minimum Operating Temperature
0 C
Mounting Style
SMD/SMT
Operating Supply Voltage
3.3 V
Package / Case
PLCC-32
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
1 2 3 4 5 6 7 8 9 0 1 2 3 4 5 6 7 8 9 0 1 2 3 4 5 6 7 8 9 0 1 2 1 2 3 4 5 6 7 8 9 0 1 2 3 4 5 6 7 8 9 0 1 2 3 4 5 6 7 8 9 0 1 2 1 2 3 4 5 6 7 8 9 0 1 2 3 4 5 6 7 8 9 0 1 2 3 4 5 6 7 8 9 0 1 2 1 2 3 4 5 6 7 8 9 0 1 2 3 4 5 6 7 8 9 0 1 2 3 4 5 6 7 8 9 0 1 2 1 2 3 4 5 6 7 8 9 0 1 2
1 2 3 4 5 6 7 8 9 0 1 2 3 4 5 6 7 8 9 0 1 2 3 4 5 6 7 8 9 0 1 2 1 2 3 4 5 6 7 8 9 0 1 2 3 4 5 6 7 8 9 0 1 2 3 4 5 6 7 8 9 0 1 2 1 2 3 4 5 6 7 8 9 0 1 2 3 4 5 6 7 8 9 0 1 2 3 4 5 6 7 8 9 0 1 2 1 2 3 4 5 6 7 8 9 0 1 2 3 4 5 6 7 8 9 0 1 2 3 4 5 6 7 8 9 0 1 2 1 2 3 4 5 6 7 8 9 0 1 2
Features
• All output pair skew <100ps typical (250 Max.)
• 3.75 MHz to 80 MHz output operation
• User-selectable output functions
• Zero input-to-output delay
• 50% duty-cycle outputs
• LVTTL outputs drive 50-ohm terminated lines
• Operates from a single 3.3V supply
• Low operating current
• Available in 32-pin PLCC (J) package
• Jitter < 200ps peak-to-peak (< 25ps RMS)
Logic Block Diagram
REF
— Selectable skew to 18ns
— Inverted and Non-Inverted
— Operation at ½ and ¼ input frequency
— Operation at 2X and 4X input frequency
FB
(input as low as 3.75 MHz, x4 operation)
Test
Phase
4F0
4F1
3F0
3F1
2F0
2F1
1F0
1F1
Freq.
DET
FS
Select Inputs
(three level)
Filter
Generator
Time Unit
VCO and
Select
Matrix
Skew
4Q0
4Q1
3Q0
3Q1
2Q0
2Q1
1Q0
1Q1
1
Pin Configuration
Description
PI6C3991 offers selectable control over system clock functions.
These multiple-output clock drivers provide the system integrator
with functions necessary to optimize the timing of high-perfor-
mance computer systems. Eight individual drivers, arranged as four
pairs of user-controllable outputs, can each drive terminated trans-
mission lines with impedances as low as 50 ohms while delivering
minimal and specified output skews and full-swing logic levels
(LVTTL).
Each output can be hardwired to one of nine skews or function
configurations. Delay increments of 0.7ns to 1.5ns are determined
by the operating frequency with outputs able to skew up to ±6 time
units from their nominal “zero” skew position. The completely
integrated PLL allows external load and transmission line delay
effects to be canceled. The user can create output-to-output skew
up to ±12 time units.
Divide-by-two and divide-by-four output functions are provided
for additional flexibility in designing complex clock systems. When
combined with the internal PLL, these divide functions allow
distribution of a low-frequency clock that can be multiplied by
two or four at the clock destination. This feature allows flexibility
and simplifies system timing distribution design for complex
high-speed systems.
V
V
GND
GND
Programmable Skew Clock Buffer
CCQ
CCN
4Q1
4Q0
3F1
4F0
4F1
3.3V High-Speed, Low-Voltage
5
6
7
8
9
10
11
12
13
14 15 16 17 18 19
4
3
2
32-Pin
1
J
32 31
30
20
29
28
27
26
25
24
23
22
21
SuperClock
PI6C3991
PS8450D
2F0
GND
1F1
1F0
V
1Q0
1Q1
GND
GND
CCN
03/06/08
®

Related parts for PI6C3991-5JE

PI6C3991-5JE Summary of contents

Page 1

... Description PI6C3991 offers selectable control over system clock functions. These multiple-output clock drivers provide the system integrator with functions necessary to optimize the timing of high-perfor- mance computer systems. Eight individual drivers, arranged as four pairs of user-controllable outputs, can each drive terminated trans- ...

Page 2

... NOM NOM 2 3.3V High-Speed, Low-Voltage Programmable Skew Clock Buffer - SuperClock – – – – – – – / and Time Unit Generator NOM when the output connected NOM / when the part is configured for a frequency NOM PI6C3991 ® ( – – – PS8450D 11/12/08 ...

Page 3

... High-Speed, Low-Voltage Programmable Test Mode The TEST input is a three-level input. In normal system operation, this pin is connected to ground, allowing the PI6C3991 to operate as explained briefly above (for testing purposes, any of the three level inputs can have a removable jumper to ground tied LOW through a 100 Ohm resistor ...

Page 4

... V and the PLL may require an additional t 5. PI6C3991 should be tested one output at a time, output shorted for less than one second, less than 10% duty cycle. Room temperature only. 6. Applies to REF and FB inputs only. Tested initially and after any design or process changes that may affect these parameters. ...

Page 5

... Notes: 7. Test measurement levels for the PI6C3991 are TTL levels (1.5V to 1.5V). Test conditions assume signal transition times of 2ns or less and output loading as shown in the AC Test Loads and Waveforms unless otherwise specified. 8. Guaranteed by statistical correlation. Tested initially and after any design or process changes that may affect these parameters. ...

Page 6

... REF Divided Vth=1. REF RPWL t RPWH t t ODCV ODCV t SKEWPR t SKEWPR t SKEW0 SKEW0 SKEW2 t t SKEW3,4 SKEW3,4 t SKEW1,3,4 6 3.3V High-Speed, Low-Voltage Programmable Skew Clock Buffer - SuperClock TTL Input Test Waveform ≤1ns ≤1ns 3.0V 2.0V 0. SKEW2 t SKEW3,4 t SKEW2,4 PI6C3991 ® PS8450D 11/12/08 ...

Page 7

... System Clock Figure 2 shows the SuperClock configured as a zero-skew clock buffer. In this mode the PI6C3991 can be used as the basis for a low- skew clock distribution tree. When all of the function select inputs (xF0, xF1) are left open, the outputs are aligned and may each drive a terminated transmission line to an independent load ...

Page 8

... Note that the FS pin is wired for 80 MHz operation because that is the frequency of the fastest output. 8 Skew Clock Buffer - SuperClock REF FB REF FS 4F0 4Q0 4F1 4Q1 3F0 3Q0 3F1 3Q1 2F0 2Q0 2Q1 2F1 1F0 1Q0 1Q1 1F1 TEST PS8450D PI6C3991 ® 40 MHz 20 MHz 80 MHz 11/12/08 ...

Page 9

... TEST Figure 7. Multi-Function Clock Driver 9 3.3V High-Speed, Low-Voltage Programmable Skew Clock Buffer - SuperClock LOAD MHz Inverted LOAD MHz LOAD 80 MHz Z Zero Skew 0 80 MHz Skewed LOAD –3.125ns (– PI6C3991 ® PS8450D 11/12/08 ...

Page 10

... TEST Figure 8 shows the PI6C3991 connected in series to construct a zero skew clock distribution tree between boards. Delays of the down stream clock buffers can be programmed to compensate for the wire length (i.e., select negative skew equal to the wire delay) necessary to connect them to the master clock source, approximating a zero- 3 ...

Page 11

... Package Diagram - 32-Pin PLCC (J) Ordering Information Notes: • Thermal characteristics can be found on the company web site at www.pericom.com/packaging/ • Pb-free & Green • X suffix = Tape/Reel Pericom Semiconductor Corporation • 1-800-435-2336 • http://www.pericom.com 3.3V High-Speed, Low-Voltage Programmable PI6C3991 Skew Clock Buffer - SuperClock PS8450D ® 11/12/08 ...

Related keywords