M25PX64-VME6G NUMONYX, M25PX64-VME6G Datasheet - Page 48

no-image

M25PX64-VME6G

Manufacturer Part Number
M25PX64-VME6G
Description
NEW 64MB T9HX SECTOR ERASE
Manufacturer
NUMONYX
Datasheet

Specifications of M25PX64-VME6G

Cell Type
NOR
Density
64Mb
Access Time (max)
8ns
Interface Type
Serial (SPI)
Boot Type
Not Required
Address Bus
24b
Operating Supply Voltage (typ)
3.3V
Operating Temp Range
-40C to 85C
Package Type
VDFPN
Program/erase Volt (typ)
2.7 to 3.6V
Sync/async
Synchronous
Operating Temperature Classification
Industrial
Operating Supply Voltage (min)
2.7V
Operating Supply Voltage (max)
3.6V
Word Size
8b
Number Of Words
8M
Supply Current
12mA
Mounting
Surface Mount
Pin Count
8
Lead Free Status / Rohs Status
Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
M25PX64-VME6G
Manufacturer:
NEC
Quantity:
100
Part Number:
M25PX64-VME6G
Manufacturer:
ST
Quantity:
20 000
6.15
48/70
Subsector erase (SSE)
The subsector erase (SSE) instruction sets to ‘1’ (FFh) all bits inside the chosen subsector.
Before it can be accepted, a write enable (WREN) instruction must previously have been
executed. After the write enable (WREN) instruction has been decoded, the device sets the
write enable latch (WEL).
The subsector erase (SSE) instruction is entered by driving Chip Select (S) Low, followed by
the instruction code, and three address bytes on serial data input (DQ0). Any address inside
the subsector (see
Chip Select (S) must be driven Low for the entire duration of the sequence.
The instruction sequence is shown in
Chip Select (S) must be driven High after the eighth bit of the last address byte has been
latched in, otherwise the subsector erase (SSE) instruction is not executed. As soon as Chip
Select (S) is driven High, the self-timed subsector erase cycle (whose duration is t
initiated. While the subsector erase cycle is in progress, the status register may be read to
check the value of the write in progress (WIP) bit. The write in progress (WIP) bit is 1 during
the self-timed subsector erase cycle, and is 0 when it is completed. At some unspecified
time before the cycle is complete, the write enable latch (WEL) bit is reset.
A subsector erase (SSE) instruction issued to a sector that is hardware or software
protected, is not executed.
Any subsector erase (SSE) instruction, while an erase, program or write cycle is in progress,
is rejected without having any effects on the cycle that is in progress.
Figure 24. Subsector erase (SSE) instruction sequence
1. Address bit A23 is don’t care.
S
C
DQ0
Table
0
4) is a valid address for the subsector erase (SSE) instruction.
1
2
Instruction
3
4
Figure
5
6
7
24.
MSB
23 22
8
9
24-bit address
2
29 30 31
(1)
1
0
AI13741b
SSE
) is

Related parts for M25PX64-VME6G