CY28409OC Silicon Laboratories Inc, CY28409OC Datasheet - Page 3

no-image

CY28409OC

Manufacturer Part Number
CY28409OC
Description
Clock Synthesizer / Jitter Cleaner SysClk Intel Grntsdl 865 and 875 chipsets
Manufacturer
Silicon Laboratories Inc
Datasheet

Specifications of CY28409OC

Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
CY28409OC
Manufacturer:
CYPRESS
Quantity:
6 651
Part Number:
CY28409OCT
Manufacturer:
CYPRESS
Quantity:
13 823
Part Number:
CY28409OCT
Manufacturer:
CYPRESS/赛普拉斯
Quantity:
20 000
Rev 1.0, November 22, 2006
Table 1. Frequency Select Table (FS_A, FS_B)
Table 2. Frequency Select Table (FS_A, FS_B) SMBus Bit 5 of Byte 6 = 1
Frequency Select Pins (FS_A, FS_B)
Host clock frequency selection is achieved by applying the
appropriate logic levels to FS_A and FS_B inputs prior to
VTT_PWRGD# assertion (as seen by the clock synthesizer).
Upon VTT_PWRGD# being sampled LOW by the clock chip
(indicating processor VTT voltage is stable), the clock chip
samples the FS_A and FS_B input values. For all logic levels
of FS_A and FS_B except MID, VTT_PWRGD# employs a
one-shot functionality in that once a valid LOW on
VTT_PWRGD# has been sampled LOW, all further
VTT_PWRGD#, FS_A and FS_B transitions will be ignored. In
the case where FS_B is at mid level when VTT_PWRGD# is
sampled LOW, the clock chip will assume “Test Clock Mode.”
Once “Test Clock Mode” has been invoked, all further FS_B
transitions will be ignored and FS_A will asynchronously
select between the Hi-Z and REF/N mode. Exiting test mode
is accomplished by cycling power with FS_B in a HIGH or
LOW state.
Serial Data Interface
To enhance the flexibility and function of the clock synthesizer,
a two-signal serial interface is provided. Through the Serial
Table 3. Command Code Definition
Table 4. Block Read and Block Write Protocol
FS_A
FS_A
(6:0)
11:18
0
0
0
1
1
0
0
1
Bit
2:8
Bit
10
19
7
1
9
FS_B
FS_B
0 = Block read or block write operation, 1 = Byte read or byte write operation
Byte offset for byte read or byte write operation. For block read or block write operations, these bits should be
'0000000'
MID
MID
Start
Slave address – 7 bits
Write = 0
Acknowledge from slave
Command Code – 8 bits
'00000000' stands for block operation
Acknowledge from slave
0
1
0
0
1
0
Block Write Protocol
200 MHz
400 MHz
266 MHz
100 MHz
200 MHz
133 MHz
REF/N
CPU
CPU
Hi-Z
Description
100/200 MHz
100/200 MHz
100/200 MHz
100/200 MHz
100/200 MHz
100/200 MHz
REF/N
SRC
Hi-Z
SRC
66 MHz
66 MHz
66 MHz
REF/N
3V66
Hi-Z
66 MHz
66 MHz
66 MHz
3V66
Description
Data Interface, various device functions, such as individual
clock output buffers, can be individually enabled or disabled.
The registers associated with the Serial Data Interface
initializes to their default setting upon power-up, and therefore
use of this interface is optional. Clock device register changes
are normally made upon system initialization, if any are
required. The interface cannot be used during system
operation for power management functions.
Data Protocol
The clock driver serial protocol accepts byte write, byte read,
block write, and block read operations from the controller. For
block write/read operation, the bytes must be accessed in
sequential order from lowest to highest byte (most significant
bit first) with the ability to stop after any complete byte has
been transferred. For byte write and byte read operations, the
system controller can access individually indexed bytes. The
offset of the indexed byte is encoded in the command code,
as described in Table 3.
The block write and block read protocol is outlined in Table 4
while Table 5 outlines the corresponding byte write and byte
read protocol. The slave receiver address is 11010010 (D2h).
11:18
PCIF/PCI
2:8
33 MHz
33 MHz
33 MHz
Bit
10
19
REF/N
1
9
Hi-Z
PCIF/PCI
33 MHz
33 MHz
33 MHz
Start
Slave address – 7 bits
Write = 0
Acknowledge from slave
Command Code – 8 bits
'00000000' stands for block operation
Acknowledge from slave
14.3 MHz
14.3 MHz
14.3 MHz
Block Read Protocol
REF/N
REF0
Hi-Z
14.3 MHz
14.3 MHz
14.3 MHz
REF0
Description
14.31 MHz
14.31 MHz
14.31 MHz
REF/N
REF1
14.31 MHz
14.31 MHz
14.31 MHz
Hi-Z
REF1
CY28409
Page 3 of 16
USB/DOT
48 MHz
48 MHz
48 MHz
USB/DOT
REF/N
48 MHz
48 MHz
48 MHz
Hi-Z

Related parts for CY28409OC