MT9V022IA7ATM Aptina LLC, MT9V022IA7ATM Datasheet - Page 13

SENSOR IMAGE VGA MONO 52IBGA

MT9V022IA7ATM

Manufacturer Part Number
MT9V022IA7ATM
Description
SENSOR IMAGE VGA MONO 52IBGA
Manufacturer
Aptina LLC
Type
CMOS Imagingr
Series
DigitalClarity®r
Datasheets

Specifications of MT9V022IA7ATM

Pixel Size
6µm x 6µm
Active Pixel Array
752H x 480V
Frames Per Second
60
Voltage - Supply
3.3V
Package / Case
52-IBGA
Sensor Image Color Type
Monochrome
Sensor Image Size Range
250,920 to 480,000Pixels
Sensor Image Size
752x480Pixels
Operating Supply Voltage (min)
3V
Operating Supply Voltage (typ)
3.3V
Operating Supply Voltage (max)
3.6V
Operating Temp Range
-40C to 85C
Package Type
IBGA
Operating Temperature Classification
Industrial
Mounting
Surface Mount
Pin Count
52
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Other names
557-1205

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MT9V022IA7ATM-DP
0
Company:
Part Number:
MT9V022IA7ATM-DP
Quantity:
4 500
Output Data Timing
Figure 7:
Figure 8:
Table 4:
PDF: 3295348826/Source:7478516499
MT9V022_DS - Rev.H 6/10 EN
Parameter
A
P1
P2
Q
Frame Time
Timing Example of Pixel Data
Row Timing and FRAME_VALID/LINE_VALID Signals
LINE_VALID
D
OUT
PIXCLK
Name
Active data time
Frame start blanking
Frame end blanking
Horizontal blanking
(9:0)
The data output of the MT9V022 is synchronized with the PIXCLK output. When
LINE_VALID is HIGH, one 10-bit pixel datum is output every PIXCLK period.
The PIXCLK is a nominally inverted version of the master clock (SYSCLK). This allows
PIXCLK to be used as a clock to latch the data. However, when column bin 2 is enabled,
the PIXCLK is HIGH for one complete master clock master period and then LOW for one
complete master clock period; when column bin 4 is enabled, the PIXCLK is HIGH for
two complete master clock periods and then LOW for two complete master clock
periods. It is continuously enabled, even during the blanking period. Setting R0x74
bit[4] = 1 causes the MT9V022 to invert the polarity of the PIXCLK.
The parameters P1, A, Q, and P2 in Figure 8 are defined in Table 4.
Number of master clocks
FRAME_VALID
Blanking
LINE_VALID
(9:0)
P 0
(9:0)
P1
P 1
Equation
R0x04
R0x05 - 23
23 (fixed)
R0x05
A
13
(9:0)
Valid Image Data
P2
MT9V022: 1/3-Inch Wide-VGA Digital Image Sensor
Q
(9:0)
P 3
...
...
...
(9:0)
A
P 4
Aptina reserves the right to change products or specifications without notice.
Q
...
...
...
...
Default Timing at 26.66 MHz
752 pixel clocks
= 752 master
= 28.20μs
71 pixel clocks
= 71master
= 2.66μs
23 pixel clocks
= 23 master
= 0.86μs
94 pixel clocks
= 94 master
= 3.52μs
©2005 Aptina Imaging Corporation. All rights reserved.
A
P n-1
(9:0)
Output Data Format
P2
(9:0)
P n
Blanking

Related parts for MT9V022IA7ATM