CY7C027-20AXCT Cypress Semiconductor Corp, CY7C027-20AXCT Datasheet

CY7C027-20AXCT

CY7C027-20AXCT

Manufacturer Part Number
CY7C027-20AXCT
Description
CY7C027-20AXCT
Manufacturer
Cypress Semiconductor Corp
Datasheet

Specifications of CY7C027-20AXCT

Format - Memory
RAM
Memory Type
SRAM - Dual Port, Asynchronous
Memory Size
512K (32K x 16)
Speed
20ns
Interface
Parallel
Voltage - Supply
4.5 V ~ 5.5 V
Operating Temperature
0°C ~ 70°C
Package / Case
100-LQFP
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
CY7C027-20AXCT
Manufacturer:
Cypress Semiconductor Corp
Quantity:
10 000
Features
Notes
Cypress Semiconductor Corporation
Document #: 38-06042 Rev. *F
1. See page 6 for Load Conditions.
2. I/O
3. I/O
4. A
5. BUSY is an output in master mode and an input in slave mode.
Logic Block Diagram
True dual-ported memory cells which allow simultaneous
access of the same memory location
32K x 16 organization (CY7C027)
64K x 16 organization (CY7C028)
32K x 18 organization (CY7C037)
64K x 18 organization (CY7C038)
0.35 micron CMOS for optimum speed and power
High speed access: 12
Low operating power
Active: I
Standby: I
Fully asynchronous operation
CY7C027/028
CY7C037/03832K/64K x 16/18 Dual-Port Static RAM
R/W
UB
CE
CE
OE
I/O
I/O
A
A
CE
OE
R/W
SEM
BUSY
INT
UB
LB
LB
0
0L
0L
–A
8
0
L
L
0L
1L
8/9L
0L
L
L
–I/O
–I/O
L
L
L
–A
–A
L
14
L
L
L
–I/O
[4]
14/15L
[4]
14/15L
L
for 32K; A
CC
–I/O
15
7
[5]
for x16 devices; I/O
SB3
for x16 devices; I/O
[3]
7/8L
= 180 mA (typical)
[2]
15/17L
= 0.05 mA (typical)
0
–A
15
CE
for 64K devices.
15/16
L
[1]
8/9
8/9
0
, 15, and 20 ns
9
–I/O
–I/O
8
17
for x18 devices.
Address
Decode
for x18 devices.
15/16
198 Champion Court
Control
I/O
32K/64K x 16/18 Dual-Port Static RAM
True Dual-Ported
Semaphore
RAM Array
Arbitration
Interrupt
M/S
Control
Automatic power down
Expandable data bus to 32 and 36 bits or more using
Master/Slave chip select when using more than one device
On-chip arbitration logic
Semaphores included to permit software handshaking
between ports
INT flags for port-to-port communication
Separate upper-byte and lower-byte control
Dual chip enables
Pin select for Master or Slave
Commercial and industrial temperature ranges
Available in 100-pin TQFP
Pb-free packages available
I/O
San Jose
Address
Decode
15/16
,
CA 95134-1709
15/16
8/9
8/9
CE
Revised December 15, 2010
R
I/O
CY7C027/028
CY7C037/038
8/9L
I/O
A
A
0R
0R
–I/O
0L
[5]
–A
–A
–I/O
BUSY
SEM
408-943-2600
R/W
[4]
[4]
CE
CE
15/17R
14/15R
14/15R
R/W
[2]
INT
UB
LB
OE
OE
CE
UB
LB
[3]
7/8R
0R
1R
R
R
R
R
R
R
R
R
R
R
R
R
[+] Feedback
[+] Feedback

Related parts for CY7C027-20AXCT

CY7C027-20AXCT Summary of contents

Page 1

... CY7C027/028 CY7C037/03832K/64K x 16/18 Dual-Port Static RAM Features True dual-ported memory cells which allow simultaneous ■ access of the same memory location 32K x 16 organization (CY7C027) ■ 64K x 16 organization (CY7C028) ■ 32K x 18 organization (CY7C037) ■ 64K x 18 organization (CY7C038) ■ 0.35 micron CMOS for optimum speed and power ■ ...

Page 2

... Functional Description The CY7C027/028 and CY7C037/038 are low power CMOS 32K, 64K x 16/18 dual-port static RAMs. Various arbitration schemes are included on the devices to handle situations when multiple processors access the same piece of data. Two ports are provided, permitting independent, asynchronous access for reads and writes to any location in memory ...

Page 3

... CY7C027/028 CY7C037/038 A8R 74 A9R 73 A10R 72 A11R 71 A12R 70 A13R 69 A14R [7] 68 A15R 67 LBR 66 UBR 65 CE0R 64 CE1R 63 SEMR 62 R/WR 61 GND 60 OER 59 GND 58 I/O17R 57 GND 56 I/O16R 55 I/O15R 54 I/O14R 53 I/O13R 52 I/O12R 51 I/O11R CY7C027/028 CY7C037/038 Unit -15 - 190 180 0.05 0.05 mA Page [+] Feedback [+] Feedback ...

Page 4

... Upper Byte Select (I/O –I/O for x16 devices; I Lower Byte Select (I/O –I/O for x16 devices; I Interrupt Flag Busy Flag Master or Slave Select Power Ground No Connect CY7C027/028 CY7C037/038 V and –I/O for x18 –I/O for x18 devices –I/O for x18 devices) ...

Page 5

... IH Ind. CY7C027/028 CY7C037/038 [9] ...............................................–0.5V to +7.0V Ambient Temperature V CC   5V  10 +70 C   5V  10% – +85 C CY7C027/028 CY7C037/038 -15 -20 Typ Max Min Typ Max 2.4 0.4 0.4 2.2 0.8 0.8 10 –10 10 190 280 180 265 305 290 50 70 ...

Page 6

... GND  [13] 1.00 0.90 0.80 0.70 = 1.4V 0.60 0.50 0.40 0.30 0.20 0.10 0. (b) Load Derating Curve CY7C027/028 CY7C037/038 Max Unit 893 OUTPUT 347 (c) Three-State Delay (Load 2) (Used for & t CKLZ OLZ OHZ including scope and jig)  ...

Page 7

... For information on port-to-port delay through RAM cells from writing port to reading port, refer to 20. Test conditions used are Load 1. Document #: 38-06042 Rev. *F [14] CY7C027/028 CY7C037/038 [1] -12 -15 Min Max Min Max time. SCE is less than t and t is less than t . HZCE LZCE HZOE LZOE Figure 11. CY7C027/028 CY7C037/038 Unit -20 Min Max Page [+] Feedback [+] Feedback ...

Page 8

... SEM Address Access Time SAA Data Retention Mode The CY7C027/028 and CY7C037/038 are designed with battery backup in mind. Data retention voltage and supply current are guaranteed over temperature. The following rules ensure data retention: 1. Chip enable (CE) must be held HIGH during data retention, ...

Page 9

... Document #: 38-06042 Rev DATA VALID t ACE t DOE t LZOE t LZCE [23, 25, 26, 27 LZCE t ABE t ACE t LZCE . This waveform cannot be used for semaphore reads access semaphore SEM = CY7C027/028 CY7C037/038 [23 ,24, 25] t OHA [23, 26, 27] t HZCE t HZOE DATA VALID OHA t HZCE t HZCE Page [+] Feedback [+] Feedback ...

Page 10

... If the CE or SEM LOW transition occurs simultaneously with or after the R/W LOW transition, the outputs remain in the high impedance state. Document #: 38-06042 Rev [31] t PWE [34] t HZWE SCE LOW CE or SEM and a LOW PWE . CY7C027/028 CY7C037/038 [28, 29, 30, 31] [34] t HZOE LZWE NOTE [28, 29, 30, 34, 35 allow the I/O drivers to turn off and data HZWE SD Page [+] Feedback [+] Feedback ...

Page 11

... SPS Document #: 38-06042 Rev SAA VALID ADRESS SCE SOP t SD DATA VALID PWE t SWRD t SOP WRITE CYCLE READ CYCLE MATCH t SPS MATCH = CE = HIGH CY7C027/028 CY7C037/038 [37] t OHA t ACE DATA VALID OUT t DOE [38, 39, 40] Page [+] Feedback [+] Feedback ...

Page 12

... Figure 11. Timing Diagram of Read with BUSY (M/S=HIGH) ADDRESS R R/W R DATA ADDRESS L BUSY L DATA OUTL Figure 12. Write Timing with Busy Input (M/S=LOW) R/W BUSY Note 41 LOW Document #: 38-06042 Rev MATCH t PWE t SD VALID MATCH t BLA t WDD t PWE CY7C027/028 CY7C037/038 [41 BHA t BDD t DDD VALID Page [+] Feedback [+] Feedback ...

Page 13

... BUSY is asserted. PS Document #: 38-06042 Rev. *F ADDRESS MATCH BLC ADDRESS MATCH BLC ADDRESS MISMATCH t t BLA BHA ADDRESS MISMATCH t t BLA BHA CY7C027/028 CY7C037/038 [42] t BHC t BHC [42] Page [+] Feedback [+] Feedback ...

Page 14

... INS INR L Document #: 38-06042 Rev. *F Figure 15. Interrupt Timing Diagrams t WC [43 (FFFF for CY7C028/38) [44] t INR t WC [43 (FFFE for CY7C028/38) [44] t INR ) is deasserted first R asserted last. L CY7C027/028 CY7C037/038 t RC READ 7FFF t RC READ 7FFE Page [+] Feedback [+] Feedback ...

Page 15

... Architecture The CY7C027/028 and CY7C037/038 consist of an array of 32K and 64K words of 16 and 18 bits each of dual-port RAM cells, I/O and address lines, and control signals (CE, OE, R/W). These control pins permit independent access for reads or writes to any location in memory. To handle simultaneous writes/reads to the same location, a BUSY pin is provided on each port ...

Page 16

... Right port has semaphore token 1 1 Semaphore free 0 1 Left port has semaphore token 1 1 Semaphore free CY7C027/028 CY7C037/038 –I/O Operation 8 Deselected: Power Down Deselected: Power Down Write to Upper Byte Only Write to Lower Byte Only Write to Both Bytes Read Upper Byte Only ...

Page 17

... Pb-Free Thin Quad Flat Pack Package Name Package Type A100 100-Pin Pb-Free Thin Quad Flat Pack A100 100-Pin Thin Quad Flat Pack A100 100-Pin Pb-Free Thin Quad Flat Pack CY7C027/028 CY7C037/038 Operating Range Commercial Operating Range Commercial Industrial Industrial Page ...

Page 18

... Package Diagram Figure 16. 100-Pin Pb-Free Thin Plastic Quad Flat Pack (TQFP) A100 Document #: 38-06042 Rev. *F CY7C027/028 CY7C037/038 51-85048 *D Page [+] Feedback [+] Feedback ...

Page 19

... Document History Page Document Title: CY7C027/028, CY7C037/038 32K/64K x 16/18 Dual-Port Static RAM Document Number: 38-06042 Orig. of Submission Rev. ECN No. Change ** 110190 SZV *A 122292 RBI *B 236765 YDT *C 377454 PCX *D 2623540 VKN/PYRS *E 2897217 RAME 03/22/2010 *F 3111417 ADMU 12/15/2010 Sales, Solutions, and Legal Information Worldwide Sales and Design Support Cypress maintains a worldwide network of offices, solution centers, manufacturer’ ...

Related keywords