ADSP-21261SKBCZ150 Analog Devices Inc, ADSP-21261SKBCZ150 Datasheet - Page 35

150 MHz, 32Bit DSP Processor

ADSP-21261SKBCZ150

Manufacturer Part Number
ADSP-21261SKBCZ150
Description
150 MHz, 32Bit DSP Processor
Manufacturer
Analog Devices Inc
Series
SHARC®r
Type
Fixed/Floating Pointr

Specifications of ADSP-21261SKBCZ150

Interface
DAI, SPI
Clock Rate
150MHz
Non-volatile Memory
ROM (384 kB)
On-chip Ram
128kB
Voltage - I/o
3.30V
Voltage - Core
1.20V
Operating Temperature
0°C ~ 70°C
Mounting Type
Surface Mount
Package / Case
136-CSPBGA
Device Core Size
32/40Bit
Architecture
Super Harvard
Format
Floating Point
Clock Freq (max)
150MHz
Mips
150
Device Input Clock Speed
150MHz
Ram Size
128KB
Program Memory Size
384KB
Operating Supply Voltage (typ)
1.2/3.3V
Operating Supply Voltage (min)
1.14/3.13V
Operating Supply Voltage (max)
1.26/3.47V
Operating Temp Range
0C to 70C
Operating Temperature Classification
Commercial
Mounting
Surface Mount
Pin Count
136
Package Type
CSPBGA
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ADSP-21261SKBCZ150
Manufacturer:
Analog Devices Inc
Quantity:
10 000
Part Number:
ADSP-21261SKBCZ150
Manufacturer:
AD
Quantity:
125
Part Number:
ADSP-21261SKBCZ150
Manufacturer:
ADI/亚德诺
Quantity:
20 000
Table 30. SPI Protocol—Slave
Parameter
Timing Requirements
t
t
t
t
t
t
t
t
Switching Characteristics
t
t
t
t
t
SPICLKS
SPICHS
SPICLS
SDSCO
HDS
SSPIDS
HSPIDS
SDPPW
DSOE
DSDHI
DDSPIDS
HDSPIDS
DSOV
CPHASE = 1
CPHASE = 0
(OUTPUT)
(OUTPUT)
(CP = 0)
(CP = 1)
(INPUT)
SPICLK
(INPUT)
SPICLK
(INPUT)
(INPUT)
(INPUT)
SPIDS
MISO
MOSI
MISO
MOSI
t
S D S C O
t
t
t
D S O E
D S O V
D S O E
Serial Clock Cycle
Serial Clock High Period
Serial Clock Low Period
SPIDS Assertion to First SPICLK Edge
CPHASE = 0
CPHASE = 1
Last SPICLK Edge to SPIDS Not Asserted CPHASE = 0
Data Input Valid to SPICLK Edge (Data Input Setup Time)
SPICLK Last Sampling Edge to Data Input Not Valid
SPIDS Deassertion Pulse Width (CPHASE = 0)
SPIDS Assertion to Data Out Active
SPIDS Deassertion to Data High Impedance
SPICLK Edge to Data Out Valid (Data Out Delay Time)
SPICLK Edge to Data Out Not Valid (Data Out Hold Time)
SPIDS Assertion to Data Out Valid (CPHASE = 0)
t
t
S P IC H S
S S P I D S
t
t
D D S P I D S
MSB VALID
S P I C L S
MSB VALID
MSB
MSB
t
D D S P I D S
Rev. 0 | Page 35 of 44 | March 2006
t
t
S P I C H S
Figure 26. SPI Protocol—Slave
S P I C L S
t
S S P I D S
t
D D S P I D S
LSB VALID
t
t
S P I C L K S
S S P I D S
t
H D S P I D S
LSB
LSB VALID
t
H S P I D S
t
H S P I D S
t
2 × t
H D S
Min
4 × t
2 × t
2 × t
2 × t
2 × t
2 × t
2
2
2 × t
0
0
LSB
CCLK
CCLK
CCLK
CCLK
CCLK
CCLK
CCLK
CCLK
– 2
– 2
+ 1
+ 1
– 2
t
S D P P W
t
t
t
D S D H I
H D S P I D S
D S D H I
Max
5
5
7.5
5 × t
CCLK
+ 2
ADSP-21261
Unit
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns

Related parts for ADSP-21261SKBCZ150