ADCMP552BRQ Analog Devices Inc, ADCMP552BRQ Datasheet - Page 10

IC,VOLT COMPARATOR,SINGLE,ECL,SSOP,20PIN,PLASTIC

ADCMP552BRQ

Manufacturer Part Number
ADCMP552BRQ
Description
IC,VOLT COMPARATOR,SINGLE,ECL,SSOP,20PIN,PLASTIC
Manufacturer
Analog Devices Inc
Type
with Latchr
Datasheet

Specifications of ADCMP552BRQ

Number Of Elements
2
Output Type
Complementary, Differential, LVPECL, Open-Emitter, PECL
Voltage - Supply
3.14 V ~ 5.25 V
Mounting Type
Surface Mount
Package / Case
20-SSOP (0.154", 3.91mm Width)
Number Of Elements
1
Input Offset Voltage
10mV
Input Bias Current (typ)
5uA
Response Time
625ps
Single Supply Voltage (typ)
3.3V
Dual Supply Voltage (typ)
Not RequiredV
Supply Current (max)
70@3.3VmA
Power Supply Requirement
Single
Common Mode Rejection Ratio
76dB
Voltage Gain In Db
60dB
Power Supply Rejection Ratio
75dB
Single Supply Voltage (min)
3.135V
Single Supply Voltage (max)
5.25V
Dual Supply Voltage (min)
Not RequiredV
Dual Supply Voltage (max)
Not RequiredV
Power Dissipation
130mW
Operating Temp Range
-40C to 85C
Operating Temperature Classification
Industrial
Mounting
Surface Mount
Pin Count
20
Package Type
QSOP
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
For Use With
EVAL-ADCMP552BRQZ - BOARD EVALUATION ADCMP552BRQZ
Lead Free Status / Rohs Status
Not Compliant
ADCMP551/ADCMP552/ADCMP553
TIMING INFORMATION
Figure 17 shows the compare and latch features of the ADCMP55x family. Table 4 describes the terms in the diagram.
Table 4. Timing Descriptions
Symbol
t
t
t
t
t
t
t
t
t
V
PDH
PDL
PLOH
PLOL
H
PL
S
R
F
OD
Timing
Input to Output High Delay
Input to Output Low Delay
Latch Enable to Output High Delay
Latch Enable to Output Low Delay
Minimum Hold Time
Minimum Latch Enable Pulse Width
Minimum Setup Time
Output Rise Time
Output Fall Time
Voltage Overdrive
INPUT VOLTAGE
LATCH ENABLE
LATCH ENABLE
DIFFERENTIAL
Q OUTPUT
Q OUTPUT
V
IN
Description
Propagation delay measured from the time the input signal crosses the reference (± the
input offset voltage) to the 50% point of an output low-to-high transition
Propagation delay measured from the time the input signal crosses the reference (± the
input offset voltage) to the 50% point of an output high-to-low transition
Propagation delay measured from the 50% point of the latch enable signal low-to-high
transition to the 50% point of an output low-to-high transition
Propagation delay measured from the 50% point of the latch enable signal low-to-high
transition to the 50% point of an output high-to-low transition
Minimum time after the negative transition of the latch enable signal that the input signal
must remain unchanged to be acquired and held at the outputs
Minimum time the latch enable signal must be high to acquire an input signal change
Minimum time before the negative transition of the latch enable signal that an input
signal change must be present to be acquired and held at the outputs
Amount of time required to transition from a low to a high output as measured at the
20% and 80% points
Amount of time required to transition from a high to a low output as measured at the
20% and 80% points
Difference between the differential input and reference input voltages
V
Figure 17. System Timing Diagram
t
S
OD
t
t
PDL
PDH
Rev. 0 | Page 10 of 16
t
H
t
R
t
F
t
PL
t
t
PLOH
PLOL
50%
V
50%
50%
REF
± V
OS

Related parts for ADCMP552BRQ