AD9627BCPZ-105 Analog Devices Inc, AD9627BCPZ-105 Datasheet - Page 44

IC,A/D CONVERTER,DUAL,12-BIT,LLCC,64PIN

AD9627BCPZ-105

Manufacturer Part Number
AD9627BCPZ-105
Description
IC,A/D CONVERTER,DUAL,12-BIT,LLCC,64PIN
Manufacturer
Analog Devices Inc
Datasheet

Specifications of AD9627BCPZ-105

Number Of Bits
12
Sampling Rate (per Second)
105M
Data Interface
Serial, SPI™
Number Of Converters
2
Power Dissipation (max)
650mW
Voltage Supply Source
Analog and Digital
Operating Temperature
-40°C ~ 85°C
Mounting Type
Surface Mount
Package / Case
64-LFCSP
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
For Use With
AD9627-150EBZ - BOARD EVAL FOR AD9627-150AD9627-125EBZ - IC A/D 12BIT 125MSPS DL EVAL BRD
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
AD9627BCPZ-105
Manufacturer:
ADI/亚德诺
Quantity:
20 000
Part Number:
AD9627BCPZ-105
Quantity:
260
AD9627
MEMORY MAP REGISTER TABLE
All address and bit locations that are not included in Table 25 are not currently supported for this device.
Table 25. Memory Map Registers
Addr
(Hex)
Chip Configuration Registers
0x00
0x01
0x02
Channel Index and Transfer Registers
0x05
0xFF
ADC Functions
0x08
0x09
0x0B
0x0D
Clock Divide
Register
Name
SPI Port
Configuration
(Global)
Chip ID
(Global)
Chip Grade
(Global)
Channel Index
Transfer
Power Modes
Global Clock
(Global)
(Global)
Test Mode
(Local)
Bit 7
(MSB)
0
Open
Open
Open
Open
Open
Open
Open
Bit 6
LSB first
Open
Open
Open
Open
Open
Open
Open
Bit 5
Soft reset
Open
Open
External
power-
down pin
function
(global)
0 = pdwn
1 = stndby
Open
Open
Reset PN23
gen
Speed grade ID
00 = 150 MSPS
01 = 125 MSPS
10 = 105 MSPS
11 = 80 MSPS
Bit 4
1
Open
Open
Open
Open
Open
Reset
PN9 gen
Rev. B | Page 44 of 76
8-bit Chip ID[7:0]
(AD9627 = 0x12)
(default)
Bit 3
1
Open
Open
Open
Open
Open
Open
Open
Bit 2
Soft reset
Open
Open
Open
Open
Open
Clock divide ratio
000 = divide by 1
001 = divide by 2
010 = divide by 3
011 = divide by 4
100 = divide by 5
101 = divide by 6
110 = divide by 7
111 = divide by 8
Output test mode
000 = off (default)
001 = midscale short
010 = positive FS
011 = negative FS
100 = alternating checkerboard
101 = PN 23 sequence
110 = PN 9 sequence
111 = one/zero word toggle
Bit 1
LSB first
Open
Data
Channel B
(default)
Open
Internal power-down
mode (local)
00 = normal operation
01 = full power-down
10 = standby
11 = normal operation
Open
Bit 0
(LSB)
0
Open
Data
Channel A
(default)
Transfer
Duty cycle
stabilizer
(default)
Default
Value
(Hex)
0x18
0x12
0x03
0x00
0x00
0x01
0x00
0x00
Default
Notes/
Comments
The nibbles
are mirrored
so LSB-first
mode or MSB-
first mode
registers
correctly,
regardless of
shift mode
Read only
Speed grade
ID used to
differentiate
devices; read
only
Bits are set
to determine
which device
on the chip
receives the
next write
command;
applies to local
registers only
Synchronously
transfers data
from the
master shift
register to the
slave
Determines
various generic
modes of chip
operation
Clock divide
values other
than 000
automatically
cause the duty
cycle stabilizer
to become
active
When this
register is set,
the test data
is placed on
the output
pins in place of
normal data

Related parts for AD9627BCPZ-105