AD9273BSVZ-25 Analog Devices Inc, AD9273BSVZ-25 Datasheet - Page 31

12Bit 25 MSPS Octal ADC

AD9273BSVZ-25

Manufacturer Part Number
AD9273BSVZ-25
Description
12Bit 25 MSPS Octal ADC
Manufacturer
Analog Devices Inc
Type
Crosspoint Switchr
Datasheet

Specifications of AD9273BSVZ-25

Resolution (bits)
12 b
Sampling Rate (per Second)
25M
Data Interface
Serial
Voltage Supply Source
Single Supply
Voltage - Supply
1.7 V ~ 3.6 V
Operating Temperature
-40°C ~ 85°C
Mounting Type
Surface Mount
Package / Case
100-TQFP Exposed Pad, 100-eTQFP, 100-HTQFP, 100-VQFP
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
AD9273BSVZ-25
Manufacturer:
Analog Devices Inc
Quantity:
10 000
ADC
The AD9273 uses a pipelined ADC architecture. The quantized
output from each stage is combined into a 12-bit result in the
digital correction logic. The pipelined architecture permits the
first stage to operate on a new input sample and the remaining
stages to operate on preceding samples. Sampling occurs on the
rising edge of the clock.
The output staging block aligns the data, corrects errors, and
passes the data to the output buffers. The data is then serialized
and aligned to the frame and output clocks.
CLOCK INPUT CONSIDERATIONS
For optimum performance, the AD9273 sample clock inputs
(CLK+ and CLK−) should be clocked with a differential signal.
This signal is typically ac-coupled into the CLK+ and CLK− pins
via a transformer or using capacitors. These pins are biased
internally and require no additional bias.
Figure 55 shows the preferred method for clocking the AD9273.
A low jitter clock source, such as the Valpey Fisher oscillator
VFAC3-BHL-50MHz, is converted from single ended to
differential using an RF transformer. The back-to-back Schottky
diodes across the secondary transformer limit clock excursions
into the AD9273 to approximately 0.8 V p-p differential. This
helps prevent the large voltage swings of the clock from feeding
through to other portions of the AD9273, and it preserves the
fast rise and fall times of the signal, which are critical to low
jitter performance.
If a low jitter clock is available, another option is to ac-couple a
differential PECL signal to the sample clock input pins as shown
in Figure 56. The AD951x/AD952x family of clock drivers offers
excellent jitter performance.
*
50Ω RESISTOR IS OPTIONAL.
VFAC3
3.3V
VFAC3
OUT
3.3V
OUT
50Ω
Figure 55. Transformer-Coupled Differential Clock
50Ω 100Ω
0.1µF
*
Figure 56. Differential PECL Sample Clock
0.1µF
0.1µF
ADT1-1WT, 1:1Z
MINI-CIRCUITS
CLK
CLK
AD951x/AD952x
PECL DRIVER
XFMR
0.1µF
FAMILY
240Ω
0.1µF
0.1µF
SCHOTTKY
HSM2812
DIODES:
240Ω
100Ω
0.1µF
0.1µF
CLK+
CLK–
AD9273
CLK+
CLK–
ADC
AD9273
ADC
Rev. B | Page 31 of 48
*
In some applications, it is acceptable to drive the sample clock
inputs with a single-ended CMOS signal. In such applications,
CLK+ should be driven directly from a CMOS gate, and the
CLK− pin should be bypassed to ground with a 0.1 μF capacitor
in parallel with a 39 kΩ resistor (see Figure 58). Although the
CLK+ input circuit supply is AVDDx (1.8 V), this input is
designed to withstand input voltages of up to 3.3 V, making the
selection of the drive logic voltage very flexible.
Clock Duty Cycle Considerations
Typical high speed ADCs use both clock edges to generate a
variety of internal timing signals. As a result, these ADCs may
be sensitive to the clock duty cycle. Commonly, a 5% tolerance is
required on the clock duty cycle to maintain dynamic performance
characteristics. The AD9273 contains a duty cycle stabilizer (DCS)
that retimes the nonsampling edge, providing an internal clock
signal with a nominal 50% duty cycle. This allows a wide range
of clock input duty cycles without affecting the performance of
the AD9273. When the DCS is on, noise and distortion perfor-
mance are nearly flat for a wide range of duty cycles. However,
some applications may require the DCS function to be off. If so,
keep in mind that the dynamic range performance can be affected
when operated in this mode. See Table 17 for more details on
using this feature.
50Ω RESISTOR IS OPTIONAL.
*
*
50Ω RESISTOR IS OPTIONAL.
50Ω RESISTOR IS OPTIONAL.
VFAC3
VFAC3
3.3V
3.3V
OUT
OUT
VFAC3
3.3V
OUT
50Ω
Figure 58. Single-Ended 1.8 V CMOS Sample Clock
Figure 59. Single-Ended 3.3 V CMOS Sample Clock
0.1µF
0.1µF
*
50Ω
50Ω
Figure 57. Differential LVDS Sample Clock
0.1µF
0.1µF
0.1µF
0.1µF
*
*
AD951x/AD952x
CLK
CLK
LVDS DRIVER
CLK
CLK
CLK
CLK
CMOS DRIVER
CMOS DRIVER
FAMILY
AD951x/AD952x
AD951x/AD952x
FAMILY
FAMILY
0.1µF
OPTIONAL
OPTIONAL
100Ω
100Ω
39kΩ
100Ω
0.1µF
0.1µF
0.1µF
0.1µF
0.1µF
CLK+
CLK–
CLK+
CLK–
AD9273
CLK+
CLK–
AD9273
AD9273
AD9273
ADC
ADC
ADC

Related parts for AD9273BSVZ-25