AD9117-DPG2-EBZ Analog Devices Inc, AD9117-DPG2-EBZ Datasheet - Page 40

no-image

AD9117-DPG2-EBZ

Manufacturer Part Number
AD9117-DPG2-EBZ
Description
Dual 14B, Low Power D-A Converter
Manufacturer
Analog Devices Inc
Datasheet

Specifications of AD9117-DPG2-EBZ

Lead Free Status / RoHS Status
Lead free / RoHS Compliant
AD9114/AD9115/AD9116/AD9117
DIGITAL INTERFACE OPERATION
Digital data for the I and Q DACs is supplied over a single
parallel bus (DB[n:0], where n is 7 for the AD9114, is 9 for the
AD9115, is 11 for the AD9116, and 13 for the AD9117)
accompanied by a qualifying clock (DCLKIO). The I and Q
data are provided to the chip in an interleaved double data rate
(DDR) format. The maximum guaranteed data rate is 250 MSPS
with a 125 MHz clock. The order of data pairing and the sampling
edge selection is user programmable using the IFIRST and
IRISING data control bits, resulting in four possible timing
diagrams. These timing diagrams are shown in Figure 89,
Figure 90, Figure 91, and Figure 92.
NOTES:
1. DB[n:0], WHERE n IS 7 FOR THE AD9114, 9 FOR THE AD9115, 11 FOR THE
NOTES:
1. DB[n:0], WHERE n IS 7 FOR THE AD9114, 9 FOR THE AD9115, 11 FOR THE
DCLKIO
Q DATA
DCLKIO
Q DATA
DB[n:0]
DB[n:0]
I DATA
I DATA
AD9116, AND 13 FOR THE AD9117.
AD9116, AND 13 FOR THE AD9117.
Z
Z
Figure 89. Timing Diagram with IFIRST = 0, IRISING = 0
Figure 90. Timing Diagram with IFIRST = 0, IRISING = 1
A
A
B
B
Y
Y
X
Z
C
C
D
D
B
A
A
Z
E
E
F
F
D
C
C
B
G
G
H
H
D
E
E
F
Rev. A | Page 40 of 80
Ideally, the rising and falling edges of the clock fall in the center
of the keep-in window formed by the setup and hold times, t
and t
timing diagram is shown in Figure 93.
In addition to the different timing modes listed in Table 2, the
input data can also be presented to the device in either unsigned
binary or twos complement format. The format type is chosen
via the TWOS data control bit.
NOTES:
1. DB[n:0], WHERE n IS 7 FOR THE AD9114, 9 FOR THE AD9115, 11 FOR THE
NOTES:
1. DB[n:0], WHERE n IS 7 FOR THE AD9114, 9 FOR THE AD9115, 11 FOR THE
DCLKIO
Q DATA
DCLKIO
Q DATA
DB[n:0]
DB[n:0]
I DATA
I DATA
AD9116, AND 13 FOR THE AD9117.
AD9116, AND 13 FOR THE AD9117.
H
. Refer to Table 2 for setup and hold times. A detailed
Z
Z
DCLKIO
NOTES:
1. DB[n:0], WHERE n IS 7 FOR THE AD9114, 9 FOR THE
DB[n:0]
Figure 91. Timing Diagram with IFIRST = 1, IRISING = 0
Figure 92. Timing Diagram with IFIRST = 1, IRISING = 1
Figure 93. Setup and Hold Times for All Input Modes
AD9115, 11 FOR THE AD9116, AND 13 FOR THE AD9117.
A
A
B
B
A
Z
Y
Z
t
S
t
C
C
H
D
D
B
C
B
A
t
S
t
H
E
E
F
F
D
C
E
D
G
G
H
H
G
F
E
F
S

Related parts for AD9117-DPG2-EBZ