AD8151ASTZ Analog Devices Inc, AD8151ASTZ Datasheet - Page 20

IC,Telecom Switching Circuit,QFP,184PIN,PLASTIC

AD8151ASTZ

Manufacturer Part Number
AD8151ASTZ
Description
IC,Telecom Switching Circuit,QFP,184PIN,PLASTIC
Manufacturer
Analog Devices Inc
Datasheet

Specifications of AD8151ASTZ

Function
Crosspoint Switch
Circuit
1 x 33:17
Voltage Supply Source
Dual Supply
Voltage - Supply, Single/dual (±)
±3 V ~ 5.25 V
Operating Temperature
0°C ~ 85°C
Mounting Type
Surface Mount
Package / Case
184-LQFP
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
AD8151ASTZ
Manufacturer:
Analog Devices Inc
Quantity:
10 000
Part Number:
AD8151ASTZ
Manufacturer:
ADI/亚德诺
Quantity:
20 000
AD8151
To ensure proper operation, all outputs (including unused
output) must be pulled high using external pull-up networks to
a level within the output compliance range. If outputs from
multiple AD8151s are wired together, a single pull-up network
can be used for each output bus. The pull-up network should be
chosen to keep the output voltage levels within the output
compliance range at all times. Recommended pull-up networks
to produce PECL/ECL 100 kΩ and 10 kΩ compatible outputs
are shown in Figure 36. Alternatively, a separate supply can be
used to provide V
The output levels are
V
V
V
V
V
The common-mode adjustment element (R
omitted if the input range of the receiver includes the positive
supply voltage. The bypass capacitors reduce common-mode
perturbations by providing an ac short from the common nodes
(V
multiple AD8151s or when running at high data rates, double
termination of its outputs is recommended to mitigate the
impact of reflections due to open transmission line stubs and
the lumped capacitance of the AD8151 output pins. A possible
connection is shown in Figure 37; the bypass capacitors provide
an ac short from the common nodes of the termination resistors
to ground. To maintain signal fidelity at high data rates, the
stubs connecting the output pins to the output transmission
lines or load resistors should be as short as possible.
OH
OL
SWING
COM
COM
Figure 36. Output Pull-Up Networks for PECL/ECL: a) 100 kΩ and b) 10kΩ
COM
AD8151
= V
= V
OUTyyN
OUTyyP
= V
= V
) to ground. When busing together the outputs of
= V
COM
COM
CC
CC
OH
Figure 37. Double Termination of AD8151 Outputs
– I
– I
– V(D
R
− V
L
OUT
OUT
AD8151
OL
AD8151
R
R
V
COM
COM
CC
L
COM
OUTyyN
OUTyyP
OUTyyN
= I
OUTyyP
R
V
, making R
COM
) (10 kΩ mode)
COM
OUT
(100 kΩ mode)
R
L
R
L
R
Z
Z
L
COM
O
O
R
AD8151
RECEIVER
L
OUTyyN
OUTyyP
V
and D
CC
R
V
COM
COM
R
L
COM
R
L
COM
R
unnecessary.
Z
Z
L
V
or D
O
O
CC
D
V
COM
COM
COM
) can be
R
L
Rev. B | Page 20 of 40
In this case, the output levels are
V
V
V
Output Current Set Pin (REF)
A simplified schematic of the reference circuit is shown in
Figure 38. A single external resistor connected between the REF
pin and V
This feature allows a choice of pull-up networks and trans-
mission line characteristic impedances while still achieving a
nominal output swing of 800 mV. At low data rates, substantial
power savings can be achieved by using lower output swings
and higher load resistances.
The nominal output current is given by the following:
The minimum set resistor is R
I
resulting in I
output swing can be achieved in a 50 Ω load using R
(I
R
and avoid the pickup of unwanted signals, the external set
resistor should be located close to the REF pin. Bypassing the
set resistor is not recommended.
Power Supplies
There are several options for the power supply voltages for the
AD8151, as there are two separate sections of the chip that
require power supplies. These are the control logic and the high
speed data paths. Depending on the system architecture, the
voltage levels of these supplies can vary.
Logic Supplies
The control (programming) logic is CMOS and is designed to
interface with any of the standard single-ended logic families
(CMOS or TTL). Its supply voltage pins are V
positive) and V
ground should be connected to the system digital ground. V
should be supplied at between 3.3 V to 5 V to match the supply
voltage of the logic family that is used to drive the logic inputs.
V
citor. The absolute maximum voltage from V
OUT, MAX
SET
OH
OL
SWING
OUT
DD
= V
= V
= 1.13 kΩ (I
should be bypassed to ground with a 0.1 μF ceramic capa-
I
= 16 mA), or in a doubly terminated 75 Ω load using
OUT
= V
COM
COM
= 25 mA. The maximum set resistor is R
=
EE
20
OH
– (¾)I
– (¼)I
determines the output current for all output stages.
AD8151
1.2V
OUT, MIN
– V
1
R
2 .
SET
SS
V
Figure 38. Simplified Reference Circuit
OL
OUT
(Pin 152, logic ground). In all cases the logic
OUT
OUT
= (½)I
= 5 mA. Nominal 800 mV differential
= 21.3 mA). To minimize stray capacitance
R
R
L
L
OUT
I
OUT
R
L
SET, MIN
/20
= 960 Ω resulting in
V
CC
DD
R
DD
SET
REF
V
to V
EE
(Pin 170, logic
SET, MAX
SS
SET
is 5.5 V.
= 1.5 kΩ
= 4.8 kΩ
DD

Related parts for AD8151ASTZ