CRD-5381 Cirrus Logic Inc, CRD-5381 Datasheet - Page 9

no-image

CRD-5381

Manufacturer Part Number
CRD-5381
Description
Audio Modules & Development Tools Ref Bd high perfm ADC & SRC
Manufacturer
Cirrus Logic Inc
Datasheet

Specifications of CRD-5381

Description/function
Audio A/D
Operating Supply Voltage
3.3 V
Product
Audio Modules
For Use With/related Products
CS5381, CS8421
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
DS563RD1
2. OPERATION
2.1
2.2
2.3
LRCK INPUT
SCLK INPUT
SDOUT B
SDOUT
INPUT
INPUT
LRCK
TDM/
SCLK
Sample Rate
Sampling Clock Domain - The Sampling clock domain includes the CS5381 A/D converter and the serial
audio input to the CS8421 SRC. The sampling frequency in this clock domain is dictated by the ILRCK fre-
quency of each CS8421, and is derived from the system master clock Y2. The sample rate within this clock
domain is fixed at 195.312 kHz.
Interface Clock Domain - The Interface clock domain includes the output of the CS8421 SRC. The sample
rate of this domain is dictated by the frequency of the Left/Right or Word clock. This signal is an input to the
system and must be applied by the user through header J4.
Audio Data Output Format Selection
System Clocking and Data I/O
The CRD5381 allows selection of either a standard Left-Justified 3-wire serial audio interface with sepa-
rate data lines for each ADC / SRC pair or a 4-channel TDM interface. Selection of either mode is accom-
plished via jumper J8. The two possible serial audio output formats are shown in
Serial Clock - The Serial Clock must be applied by the user through header J4 in both Left-Justified and
TDM mode. In TDM mode, Serial Clock must be 128*Left/Right Clock.
Left /Right or Word Clock - The Left/Right Clock must be applied by the user through header J4 in both
Left-Justified and TDM mode. The output sample rate is determined by the frequency of this clock.
Serial Data Output - The serial data is output on J4. Separate stereo data outputs are available as
SDOUT A and TDM/SDOUT B when the Left-Justified format is selected. Four-channel TDM data is avail-
able on TDM/SDOUT B (J4) when the TDM mode is selected.
Figure 4
Switching Specifications” on page 8 of the CS8421 data sheet for the timing requirements of both the Left-
Justified and TDM modes[3].
Figure 6
MSB
MSB
illustrates the clock and data connections to J4.
and
SDOUT B (Left)
Figure 5
32 clks
Channel A
illustrate Left-Justified and TDM data structures. Please refer to the “Slave Mode
Figure 4. Left-Justified Serial Audio Interface
MSB
Figure 5. TDM Audio Interface
SDOUT B (Right)
32 clks
LSB
MSB
MSB
SDOUT A (Left)
32 clks
Channel B
MSB
Figures 4 and
SDOUT A (Right)
LSB
32 clks
CRD5381
MSB
5.
9

Related parts for CRD-5381