IPR-PCI/MT64 Altera, IPR-PCI/MT64 Datasheet - Page 176

no-image

IPR-PCI/MT64

Manufacturer Part Number
IPR-PCI/MT64
Description
IP CORE Renewal Of IP-PCI/MT64
Manufacturer
Altera
Type
MegaCorer
Datasheets

Specifications of IPR-PCI/MT64

Software Application
IP CORE, Interface And Protocols, PCI
Supported Families
Arria GX, Arria II GX, Cyclone, Stratix
Core Architecture
FPGA
Core Sub-architecture
Arria, Cyclone, Stratix
Rohs Compliant
NA
Function
PCI Compiler, Master/Target, 64 bit
License
Renewal License
Lead Free Status / RoHS Status
na
Lead Free Status / RoHS Status
na
Master Mode Operation
Figure 3–34. Burst Memory Read Master Transaction with PCI-Side Wait State
Notes to
(1)
(2)
3–102
PCI Compiler User Guide
(1) l_dato[63..32]
(1) l_cbeni[7..4]
(1) l_hdat_ackn
(1) l_ldat_ackn
(2) lm_req64n
(1) ad[63..32]
(1) cben[7..4]
lm_adr_ackn
l_dato[31..0]
l_cbeni[3..0]
This signal is not applicable to the pci_mt32 MegaCore function.
For pci_mt32, lm_req32n should be substituted for lm_req64n for 32-bit master transactions.
l_adi[31..0]
lm_tsr[9..0]
(1) ack64n
(1) req64n
cben[3..0]
(1) par64
ad[31..0]
lm_dxfrn
lm_lastn
lm_ackn
lm_rdyn
devseln
framen
stopn
irdyn
trdyn
reqn
gntn
Figure
par
clk
1
000
3–34:
2
3
001
4
5
PCI Compiler Version 10.1
Adr
002
0
0
0
0
6
6
BE_H
BE_L
Adr
004
6
7
Adr-PAR
008
Z
Z
8
D0_H
D0_L
208
Z
Z
9
D0-L-PAR
D0-H-PAR
BE_L
BE_H
D0_H
D0_L
308
D1_L
D1_H
10
208
D1-L-PAR
D1-H-PAR
D1_H
D1_L
11
D2_H
D2_L
12
308
D2-L-PAR
D2-H-PAR
Altera Corporation
D2_H
D2_L
13
January 2011
Z
Z
Z
Z
200
14
000

Related parts for IPR-PCI/MT64