FM31L278-G Ramtron, FM31L278-G Datasheet - Page 19

FRAM, MPU SUPPORT, 256K, RTC, SOIC14

FM31L278-G

Manufacturer Part Number
FM31L278-G
Description
FRAM, MPU SUPPORT, 256K, RTC, SOIC14
Manufacturer
Ramtron
Datasheet

Specifications of FM31L278-G

Memory Size
256Kbit
Nvram Features
RTC
Supply Voltage Range
2.7V To 3.6V
Memory Case Style
SOIC
No. Of Pins
14
Operating Temperature Range
-40°C To +85°C
Package / Case
SOIC
Mounting Style
SMD/SMT
Memory Configuration
32768 X 8
Interface Type
I2C, Serial, 2-Wire
Rohs Compliant
Yes
Number Of Voltages Monitored
1
Monitored Voltage
2.6 V or 2.9 V
Output Type
Active Low, Open Drain
Manual Reset
Resettable
Watchdog
Watchdog
Battery Backup Switching
Yes
Power-up Reset Delay (typ)
200 ms
Supply Voltage (max)
3.6 V
Supply Voltage (min)
2.7 V
Supply Current (typ)
1500 uA
Power Fail Detection
Yes
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
FM31L278-G
Manufacturer:
ST
0
Part Number:
FM31L278-G
Manufacturer:
CYPRESS/赛普拉斯
Quantity:
20 000
Part Number:
FM31L278-GTR
Manufacturer:
SIEMENS
Quantity:
124
Part Number:
FM31L278-GTR
Manufacturer:
CYPRESS
Quantity:
20 000
Company:
Part Number:
FM31L278-GTR
Quantity:
5 000
three bytes of a write operation to set the internal
address followed by subsequent read operations.
To perform a selective read, the bus master sends out
the slave address with the LSB set to 0. This specifies
a write operation. According to the write protocol,
the bus master then sends the address bytes that are
loaded into the internal address latch. After the
FM31L27x acknowledges the address, the bus master
issues a Start condition. This simultaneously aborts
the write operation and allows the read command to
be issued with the slave address LSB set to a 1. The
operation is now a read from the current address.
Read operations are illustrated below.
RTC/Companion Write Operation
All RTC and Companion writes operate in a similar
manner to memory writes. The distinction is that a
different device ID is used and only one byte address
is needed instead of two. Figure 16 illustrates a single
byte write to this device.
RTC/Companion Read Operation
As with writes, a read operation begins with the
Slave Address. To perform a register read, the bus
Rev. 2.0
Jan. 2011
By FM31L27x
By Master
By FM31L27x
By Master
Start
S
Start
Slave Address 1
S
Address
Figure 16. Current Address Memory Read
Slave Address
Figure 17. Sequential Memory Read
Address
Acknowledge
A
Acknowledge
1
Data Byte
A
master supplies a Slave Address with the LSB set to
1. This indicates that a read operation is requested.
After receiving the complete Slave Address, the
FM31L27x will begin shifting data out from the
current register address on the next clock. Auto-
increment operates for the special function registers
as with the memory address. A current address read
for the registers look exactly like the memory except
that the device ID is different.
The FM31L27x contains two separate address
registers, one for the memory address and the other
for the register address. This allows the contents of
one address register to be modified without affecting
the current address of the other register. For example,
this would allow an interrupted read to the memory
while still providing fast access to an RTC register. A
subsequent memory read will then continue from the
memory address where it previously left off, without
requiring the load of a new memory address.
However, a write sequence always requires an
address to be supplied.
FM31L278/L276/L274/L272 - 3V I2C Companion
Acknowledge
Data Byte
Data
A
Data
Data Byte
Acknowledge
No
1
Acknowledge
P
No
1 P
Stop
Page 19 of 26
Stop

Related parts for FM31L278-G