AM29F016D-90SF Spansion Inc., AM29F016D-90SF Datasheet - Page 11

IC, FLASH, 16MBIT, 90NS, SOIC-44

AM29F016D-90SF

Manufacturer Part Number
AM29F016D-90SF
Description
IC, FLASH, 16MBIT, 90NS, SOIC-44
Manufacturer
Spansion Inc.
Datasheet

Specifications of AM29F016D-90SF

Memory Type
Flash
Memory Size
16Mbit
Memory Configuration
2M X 8
Ic Interface Type
Parallel
Access Time
90ns
Supply Voltage Range
4.5V To 5.5V
Memory Case Style
SOIC
No. Of Pins
44
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Program and Erase Operation Status
During an erase or program operation, the system may
check the status of the operation by reading the status
bits on DQ7–DQ0. Standard read cycle timings and I
read specifications apply. Refer to
Status”
teristics section for timing diagrams.
Standby Mode
When the system is not reading or writing to the device,
it can place the device in the standby mode. In this
mode, current consumption is greatly reduced, and the
outputs are placed in the high impedance state, inde-
pendent of the OE# input.
The device enters the CMOS standby mode when CE#
and RESET# pins are both held at V
that this is a more restricted voltage range than V
The device enters the TTL standby mode when CE#
and RESET# pins are both held at V
quires standard access time (t
the device is in either of these standby modes, before it
is ready to read data.
The device also enters the standby mode when the RE-
SET# pin is driven low. Refer to the next section,
“RESET#: Hardware Reset
If the device is deselected during erasure or program-
ming, the device draws active current until the
operation is completed.
In the DC Characteristics tables, I
standby current specification.
RESET#: Hardware Reset Pin
The RESET# pin provides a hardware method of reset-
ting the device to reading array data. When the system
drives the RESET# pin low for at least a period of t
November 16, 2009 21444E9
for more information, and to each AC Charac-
Pin”.
CE
) for read access when
CC3
IH
“Write Operation
CC
. The device re-
represents the
± 0.5 V. (Note
D A T A
Am29F016D
IH
RP
CC
.)
,
S H E E T
the device immediately terminates any operation in
progress, tristates all data output pins, and ignores all
read/write attempts for the duration of the RESET#
pulse. The device also resets the internal state ma-
chine to reading array data. The operation that was
interrupted should be reinitiated once the device is
ready to accept another command sequence, to en-
sure data integrity.
Current is reduced for the duration of the RESET#
pulse. When RESET# is held at V
the TTL standby mode; if RESET# is held at V
0.5 V, the device enters the CMOS standby mode.
The RESET# pin may be tied to the system reset cir-
cuitry. A system reset would thus also reset the Flash
memory, enabling the system to read the boot-up firm-
ware from the Flash memory.
If RESET# is asserted during a program or erase oper-
ation, the RY/BY# pin remains a “0” (busy) until the
internal reset operation is complete, which requires a
time of t
system can thus monitor RY/BY# to determine whether
the reset operation is complete. If RESET# is asserted
when a program or erase operation is not executing
(RY/BY# pin is “1”), the reset operation is completed
within a time of t
rithms). The system can read data t
RESET# pin returns to V
Refer to the AC Characteristics tables for RESET# pa-
rameters and timing diagram.
Output Disable Mode
When the OE# input is at V
disabled. The output pins are placed in the high imped-
ance state.
READY
(during Embedded Algorithms). The
READY
(not during Embedded Algo-
IH
.
IH
, output from the device is
IL
, the device enters
RH
after the
SS
9
±

Related parts for AM29F016D-90SF